# TMS470MF04207/TMS470MF03107 16/32-Bit RISC Flash Microcontroller Check for Samples: TMS470MF04207, TMS470MF03107 ### 1 Features - High-Performance Automotive Grade Microcontroller with Safety Features - Full Automotive Temperature Range - ECC on Flash and SRAM - CPU and Memory BIST (Built-In Self Test) - ARM Cortex<sup>™</sup>-M3 32-Bit RISC CPU - Efficient 1.2 DMIPS/MHz - Optimized Thumb2 Instruction Set - Memory Protection Unit (MPU) - Open Architecture With Third-Party Support - Built-In Debug Module - · Operating Features - Up to 80MHz System Clock - Single 3.3V Supply Voltage - Integrated Memory - 448KB Total Program Flash with ECC - Support for Flash EEPROM Emulation - 24K-Byte Static RAM (SRAM) with ECC - Key Peripherals - High-End Timer, MibADC, CAN, MibSPI - Common TMS470M/570 Platform Architecture - Consistent Memory Map across the family - Real-Time Interrupt Timer (RTI) - Digital Watchdog - Vectored Interrupt Module (VIM) - Cyclic Redundancy Checker (CRC) - Frequency-Modulated Zero-Pin Phase-Locked Loop (FMzPLL)-Based Clock Module - Oscillator and PLL clock monitor - Up to 49 Peripheral IO pins - 4 Dedicated GIO w/ External Interrupts - Two External Clock Prescale (ECP) Modules - Programmable Low-Frequency External Clock (ECLK) - One Dedicated Pin and One Muxed ECLK/HET pin - Communication Interfaces - Two CAN Controllers - · One with 32 mailboxes, one with 16 - Parity on mailbox RAM - Two Multi-buffered Serial Peripheral Interface (MibSPI) - 12 total chip selects - 64 buffers with parity on each - Two UART (SCI) interfaces - H/W Support for Local Interconnect Network (LIN 2.1 master mode) - High-End Timer (HET) - Up to 16 Programmable I/O Channels - 128-Word High-End Timer RAM with Parity - 16-Channel 10-Bit Multi-Buffered ADC (MibADC) - 64-Word FIFO Buffer with Parity - Single- or Continuous-Conversion Modes - 1.55 µs Minimum Sample/Conversion Time - Calibration Mode and Self-Test Features - On-Chip Scan-Base Emulation Logic - IEEE Standard 1149.1 (JTAG) Test-Access Port and Boundary Scan - Packages supported - 100-Pin Plastic Quad Flatpack (PZ Suffix) - Green/Lead-Free - Development Tools Available - Development Boards - Code Composer Studio<sup>™</sup> Integrated Development Environment (IDE) - HET Assembler and Simulator - nowFlash™ Flash Programming Tool - Community Resources - TI E2E Community ### 1.1 PZ Package Views Figure 1-1. TMS470MF04207 and TMS470MF03107 100-Pin PZ Package (Top View) ### 1.2 Description The TMS470MF04207/03107 devices are members of the Texas Instruments TMS470M family of Automotive Grade 16/32-bit reduced instruction set computer (RISC) microcontrollers. The TMS470M microcontrollers offer high performance utilizing the high efficiency Cortex<sup>™</sup>-M3 16/32-bit RISC central processing unit (CPU), resulting in a high instruction throughput while maintaining greater code efficiency. The TMS470M devices utilize the big-endian format where the most-significant byte of a word is stored at the lowest numbered byte and the least-significant byte is stored at the highest numbered byte. High-end embedded control applications demand more performance from their controllers while maintaining low costs. The TMS470M microcontroller architecture offers solutions to these performance and cost demands while maintaining low power consumption. The TMS470MF04207/03107 device contains the following: - 16/32-Bit RISC CPU Core - TMS470MF04207 Up to 448K-Byte Program Flash with SECDED ECC - TMS470MF03107 Up to 320K-Byte Program Flash with SECDED ECC - 64K-Byte Flash with SECDED ECC for additional program space or EEPROM Emulation - Up to 24K-Byte Static RAM (SRAM) with SECDED ECC - Real-Time Interrupt Timer (RTI) - Vectored Interrupt Module (VIM) - Hardware built-in self-test (BIST) checkers for SRAM (MBIST) and CPU (LBIST) - 64-bit Cyclic Redundancy Checker (CRC) - Frequency-Modulated Zero-Pin Phase-Locked Loop (FMzPLL)-Based Clock Module With Prescaler - Two Multi-buffered Serial Peripheral Interfaces (MibSPI) - Two UARTs (SCI) with Local Interconnect Network Interfaces (LIN) - Two CAN Controller (DCAN) - High-End Timer (HET) - External Clock Prescale (ECP) Module - One 16-Channel 10-Bit Multi-Buffered ADC (MibADC) - Error Signaling Module (ESM) - Four Dedicated General-Purpose I/O (GIO) Pins and 45 Additional Peripheral I/Os (100-Pin Package) The TMS470M memory includes general-purpose SRAM supporting single-cycle read/write accesses in byte, half-word, and word modes. The SRAM on the TMS470M devices can be protected by means of ECC. This feature utilizes a single error correction and double error detection circuit (SECDED circuit) to detect and optionally correct single bit errors as well as detect all dual bit and some multi-bit errors. This is achieved by maintaining an 8-bit ECC checksum/code for each 64-bit double-word of memory space in a separate ECC RAM memory space. The flash memory on this device is a nonvolatile, electrically erasable and programmable memory. It is implemented with a 144-bit wide data word (128-bit without ECC) and a 64-bit wide flash module interface. The flash operates with a system clock frequency of up to 28 MHz. Pipeline mode, which allows linear prefetching of flash data, enables a system clock of up to 80 MHz. The enhanced real-time interrupt (RTI) module on the TMS470M devices has the option to be driven by the oscillator clock. The digital watchdog (DWD) is a 25-bit resetable decrementing counter that provides a system reset when the watchdog counter expires. The TMS470M devices have six communication interfaces: two LIN/SCIs, two DCANs, and two MibSPIs. The LIN is the Local Interconnect Network standard and also supports an SCI mode. SCI can be used in a full-duplex, serial I/O interface intended for asynchronous communication between the CPU and other peripherals using the standard non-return-to-zero (NRZ) format. The DCAN uses a serial, multimaster communication protocol that efficiently supports distributed real-time control with robust communication rates of up to 1 megabit per second (Mbps). The DCAN is ideal for applications operating in noisy and harsh environments (e.g., automotive and industrial fields) that require reliable serial communication or multiplexed wiring. The MibSPI provides a convenient method of serial interaction for high-speed communications between similar shift-register type devices. The MibSPI provides the standard SOMI, SIMO, and SPI clock interface as well as up to eight chip select lines. The HET is an advanced intelligent timer that provides sophisticated timing functions for real-time applications. The timer is software-controlled, using a reduced instruction set, with a specialized timer micromachine and an attached I/O port. The HET can be used for compare, capture, or general-purpose I/O. It is especially well suited for applications requiring multiple sensor information and drive actuators with complex and accurate time pulses. The TMS470M HET peripheral contains the XOR-share feature. This feature allows two adjacent HET high- resolution channels to be XORed together, making it possible to output smaller pulses than a standard HET. The TMS470M devices have one 10-bit-resolution, sample-and-hold MibADC. Each of the MibADC channels can be grouped by software for sequential conversion sequences. There are three separate groupings, all three of which can be triggered by an external event. Each sequence can be converted once when triggered or configured for continuous conversion mode. The frequency-modulated zero-pin phase-locked loop (FMzPLL) clock module contains a phase-locked loop, a clock-monitor circuit, a clock-enable circuit, and a prescaler. The function of the FMzPLL is to multiply the external frequency reference to a higher frequency for internal use. The FMzPLL provides the input to the global clock module (GCM). The GCM module subsequently provides system clock (HCLK), real-time interrupt clock (RTICLK), CPU clock (GCLK), HET clock (VCLK2), DCAN clock (AVCLK1), and peripheral interface clock (VCLK) to all other TMS470M device modules. The TMS470MF04207/TMS470MF03107 devices also have two external clock prescaler (ECP) modules that when enabled, output a continuous external clock (ECLK). The ECLK1 frequency is a user-programmable ratio of the peripheral interface clock (VCLK) frequency. The second ECLK output can be selected in place of HET15 output. It shares the same source clock as ECLK1 but can be independently programmed for a separate output frequency from ECLK1. An error signaling module (ESM) provides a common location within the device for error reporting allowing efficient error checking and identification. ### 1.3 Functional Block Diagram Figure 1-2 shows the functional block diagram of the TMS470M devices. Figure 1-2. TMS470M Functional Block Diagram # 1.4 Terms and Acronyms # **Table 1-1. Terms and Acronyms** | Terms and Acronyms | Description | Comments | |--------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A2V | AHB to VBUSP Bridge | The A2V bridge provides the memory interface between the proprietary TI VBUSP and the ARM AHB bus in the TMS470 platform devices. | | ADC | Analog To Digital Converter | | | AHB | Advanced High-performance Bus | Part of the M3 core | | ВММ | Bus Matrix Master | The BMM provides connectivity between different bus slave modules to different bus master modules. Accesses from different master modules are executed in parallel if no resource conflict occurs or if the master modules are kept in series through arbitration | | CRC | Cyclic Redundancy Check Controller | | | DAP | Debug Access Port | DAP is an implementation of an ARM Debug Interface. | | DCAN | Controller Area Network | | | DWD | Digital Watchdog | | | ECC | Error Correction Code | | | ESM | Error Signaling Module | | | GIO | General-Purpose Input/Output | | | HET | High-End Timer | | | ICEPICK | In Circuit Emulation TAP (Test Access Port) Selection Module | ICEPick can connect or isolate a module level TAP to or from a higher level chip TAP. ICEPick was designed with both emulation and test requirements in mind. | | JTAG | Joint Test Access Group | IEEE Committee responsible for Test Access Ports | | JTAG-DP | JTAG Debug Port | JTAG-DP contains a debug port state machine (JTAG) that controls the JTAG-DP operation, including controlling the scan chain interface that provides the external physical interface to the JTAG-DP. It is based closely on the JTAG TAP State Machine, see IEEE Std 1149.1-2001. | | LBIST | Logic Built-In Self Test | Test the integrity of M3 CPU | | LIN | Local Interconnect Network | | | M3VIM | Cortex-M3 Vectored Interrupt Manager | | | MBIST | Memory Built-In Self Test | Test the integrity of SRAM | | MibSPI | Multi-Buffered Serial Peripheral Interface | | | MPU | Protection Unit | | | NVIC | Nested Vectored Interrupt Controller | Part of the M3 core | | OSC | Oscillator | | | PCR | Peripheral Central Resource | | | PLL | Phase-Locked Loop | | | PSA | Parallel Signature Analysis | | | RTI | Real-Time Interrupt | | | SCI | Serial Communication Interface | | | SECDED | Single Error Correction and Double Error<br>Detection | | | STC | Self Test Controller | | | SYS | System Module | | | VBUS | Virtual Bus | One of the protocols that comprises CBA (Common Bus Architecture) | | VBUSP | Virtual Bus-Pipelined | One of the protocols that comprises CBA (Common Bus Architecture) | | VREG | Voltage Regulator | | www.ti.com # PRODUCT PREVIEV | 1 | Feat | ures <u>1</u> | <u> </u> | 3.11 | Built-In Self Test (BIST) Features | <u>30</u> | |---|------|----------------------------------------|----------|------|------------------------------------------------------------------------------------------------|-----------| | | 1.1 | PZ Package Views 2 | 2 | 3.12 | Device Identification Code Register | <u>33</u> | | | 1.2 | Description 3 | 3 | 3.13 | Device Part Numbers | <u>34</u> | | | 1.3 | Functional Block Diagram 5 | 4 | Devi | ce Operating Conditions | <u>35</u> | | | 1.4 | Terms and Acronyms 6 | 6 | 4.1 | Absolute Maximum Ratings Over Operating | | | 2 | Devi | ce Overview8 | _ | | Free-Air Temperature Range, Q Version | <u>35</u> | | | 2.1 | Memory Map Summary 9 | -<br>) | 4.2 | Device Recommended Operating Conditions | <u>35</u> | | | 2.2 | Terminal Functions | _ | 4.3 | Electrical Characteristics Over Recommended<br>Operating Free-Air Temperature Range, Q Version | | | | 2.3 | Device Support | 3 | | | <u>36</u> | | 3 | Devi | ce Configurations 20 | 5 | Peri | pheral Information and Electrical | | | | 3.1 | Reset/Abort Sources 20 | ) | Spec | cifications | 38 | | | 3.2 | Lockup Reset Module | -<br>I | 5.1 | RST and PORRST Timings | <u>38</u> | | | - | · — | _ | 5.2 | PLL and Clock Specifications | <u>43</u> | | | 3.3 | ESM Assignments | _ | 5.3 | SPIn Master Mode Timing Parameters | | | | 3.4 | Interrupt Priority (M3VIM) | _ | 5.4 | | | | | 3.5 | MibADC | 3 | | SPIn Slave Mode Timing Parameters | | | | 3.6 | MibSPI 24 | <u>!</u> | 5.5 | CAN Controller (DCANn) Mode Timings | <u>58</u> | | | 3.7 | JTAG ID | 5 | 5.6 | High-End Timer (HET) Timings | <u>58</u> | | | 3.8 | Scan Chains | -<br>5 | 5.7 | Multi-Buffered A-to-D Converter (MibADC) | <u>59</u> | | | | —————————————————————————————————————— | 6 | Mec | hanical Data | 63 | | | 3.9 | Low-Power Modes | - | 6.1 | Thermal Data | 63 | | | 3.10 | Adaptive Impedance 4 mA IO Buffer 26 | <u> </u> | 6.2 | Packaging Information | | | | | | | 0.2 | rackaging illicitiation | 03 | ### 2 Device Overview The TMS470MF04207/03107 device is a TMS470M Platform Architecture implemented in F035 130-nm TI technology. Table 2-1 identifies all the characteristics of the TMS470MF04207/03107 device except the SYSTEM and CPU, which are generic. **Table 2-1. Device Characteristics** | CHARACTERISTICS | DEVICE DESCRIPTION<br>TMS470MF04207/03107 | COMMENTS FOR TMS470M | |----------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MEMORY | | | | INTERNAL MEMORY | Pipeline/Non-Pipeline 2 Banks with up to 448K-Byte Flash with ECC Up to 24K-Byte SRAM with ECC CRC, 1-channel | Flash is pipeline-capable | | PERIPHERALS | | | | | riority configurations, see Table 3-4. s and their peripheral selects, see Table 3-4. | | | CLOCK | FMzPLL | Frequency-modulated zero-pin PLL has no external loop filter pins. | | GENERAL-PURPOSE I/Os | 8 I/O | The GIOA port has up to eight (8) external pins with external interrupt capability. | | LIN/SCI | 2 LIN/SCI | | | DCAN | 2 DCAN | Each with 16/32 mailboxes, respectively. | | MibSPI | 2 MibSPI | One MibSPI with eight chip select pins, 16 transfer groups, and a 64 word buffer with parity. A second parallel mode capable MibSPI with four chip select pins, 1 enable pin, 8 transfer groups, and a 64 word buffer with parity. | | HET with XOR Share | 16 I/O | The high-resolution (HR) SHARE feature allows even-numbered HR pins to share the next higher odd-numbered HR pin structures. This HR sharing is independent of whether or not the odd pin is available externally. If an odd pin is available externally and shared, then the odd pin can only be used as a general-purpose I/O. HET RAM with parity checking capability. | | HET RAM | 128-Instruction Capacity | | | MibADC | 10-bit, 16-channel<br>64-word FIFO | MibADC RAM includes parity support. | | CORE VOLTAGE | 1.5 V | | | I/O VOLTAGE | 3.3 V | | | PINS | 100 | Available in a 100-pin package. | | PACKAGE | PZ (100 pin) | The 100-pin package designator is PZ. | # 2.1 Memory Map Summary # 2.1.1 Memory Map Figure 2-1 and Figure 2-2 show the TMS470MF04207 and TMS470MF03107 memory maps. | 0xFFFFFFF<br>0xFFF80000 | SYSTEM Module | |--------------------------|---------------------------------------| | 0xFFF7FFF | Peripherals | | 0xFF000000 | | | 0xFEFFFFFF<br>0xFE000000 | PSA | | UXFEUUUUUU | | | | | | | | | | | | | | | 0x08405FFF | RAM - ECC | | 0x08400000 | IVAIII - EGG | | 000405555 | | | 0x08105FFF<br>0x08100000 | RAM - CLR Space <sup>(A)</sup> (24KB) | | 0200100000 | | | 0x08085FFF | RAM - SET Space <sup>(A)</sup> (24KB) | | 0x08080000 | TAME - OLT OPACE (24ND) | | 0x08005FFF | RAM (24KB) | | 0x08000000 | RAIW (24RB) | | 0x0047FFFF | FLASH - ECC (Bank 1) | | 0x00440000 | | | 0x0042FFFF<br>0x00400000 | FLASH - ECC (Bank 0) | | 0x0008FFFF | FLASH (64KB - Bank 1) | | 0x00080000<br>0x0005FFFF | . LAGIT (GARES BUILT) | | UXUUUSFFFF | [ | | | FLASH (384KB - Bank 0) | | 0x00000000 | | A. The RAM supports bit access operation which allows set/clear to dedicated bits without disturbing the other bits; for detailed description, see the Architecture Specification. Figure 2-1. TMS470MF04207 Memory Map | 0xFFFFFFF<br>0xFFF80000 | SYSTEM Module | |--------------------------|---------------------------------------| | 0xFFF7FFF | Peripherals | | 0xFF000000<br>0xFEFFFFF | PSA | | 0xFE000000 | | | | | | | | | | | | 0x08403FFF<br>0x08400000 | RAM - ECC | | 0.0040000 | | | 0x08103FFF<br>0x08100000 | RAM - CLR Space <sup>(A)</sup> (16KB) | | | | | 0x08083FFF<br>0x08080000 | RAM - SET Space <sup>(A)</sup> (16KB) | | 0x08003FFF | RAM (16KB) | | 0x08000000 | KAWI (TORD) | | 0x00447FFF<br>0x00440000 | FLASH - ECC (Bank 1) | | 0x0041FFFF<br>0x00400000 | FLASH - ECC (Bank 0) | | 0x0008FFFF<br>0x00080000 | FLASH (64KB - Bank 1) | | 0x0003FFFF | | | | FLASH (256KB - Bank 0) | | 0x00000000 | | A. The RAM supports bit access operation which allows set/clear to dedicated bits without disturbing the other bits; for detailed description, see the Architecture Specification. Figure 2-2. TMS470MF03107 Memory Map ### 2.1.2 Memory Selects Memories in the TMS470M devices are located at fixed addresses. Table 2-2 through Table 2-7 detail the mapping of the memory regions. Table 2-2. TMS470MF04207-Specific Memory Frame Assignment | MEMORY FRAME NAME | START ADDRESS | ENDING ADDRESS | MEMORY TYPE | ACTUAL MEMORY | |-----------------------|---------------|----------------|------------------|---------------| | nCS0 <sup>(1)</sup> | 0x0000 0000 | 0x0005 FFFF | Flash | 384K Bytes | | ncso· / | 0x0008 0000 | 0x0008 FFFF | Flash | 64K Bytes | | RAM-CLR | 0x0810 0000 | 0x0810 5FFF | Internal RAM | 24K Bytes | | RAM-SET | 0x0808 0000 | 0x0808 5FFF | Internal RAM | 24K Bytes | | CSRAM0 <sup>(1)</sup> | 0x0800 0000 | 0x0800 5FFF | Internal RAM | 24K Bytes | | CSRAINIO | 0x0840 0000 | 0x0840 5FFF | Internal RAM-ECC | 24K Bytes | <sup>(1)</sup> Additional address mirroring could be present resulting in invalid but addressable locations beyond those listed above. TI recommends the use of the MPU for protecting access to addresses outside the intended range of use. Table 2-3. TMS470MF03107-Specific Memory Frame Assignment | MEMORY FRAME NAME | START ADDRESS | ENDING ADDRESS | MEMORY TYPE | ACTUAL MEMORY | |-----------------------|---------------|----------------|------------------|---------------| | nCS0 <sup>(1)</sup> | 0x0000 0000 | 0x0003 FFFF | Flash | 256K Bytes | | ncso / | 0x0008 0000 | 0x0008 FFFF | Flash | 64K Bytes | | RAM-CLR | 0x0810 0000 | 0x0810 3FFF | Internal RAM | 16K Bytes | | RAM-SET | 0x0808 0000 | 0x0808 3FFF | Internal RAM | 16K Bytes | | CSRAM0 <sup>(1)</sup> | 0x0800 0000 | 0x0800 3FFF | Internal RAM | 16K Bytes | | CSRAMO | 0x0840 0000 | 0x0840 3FFF | Internal RAM-ECC | 16K Bytes | <sup>(1)</sup> Additional address mirroring could be present resulting in invalid but addressable locations beyond those listed above. TI recommends the use of the MPU for protecting access to addresses outside the intended range of use. Table 2-4. Memory Initialization and MBIST | CONNECTING MODULE | ADDRESS RANGE | | MEMORY INITIALIZATION | MBIST CONTROLLER | |----------------------------|----------------|----------------|-------------------------|-----------------------| | CONNECTING MODULE | BASE ADDRESS | ENDING ADDRESS | CHANNEL | ENABLE CHANNEL | | System RAM (TMS470MF04207) | 0x0800 0000 | 0x0800 5FFF | 0 | 0 | | System RAM (TMS470MF03107) | 0x0800 0000 | 0x0800 3FFF | 0 | 0 | | MibSPI1 RAM | 0xFF0E 0000 | 0xFF0F FFFF | 1 | 1 or 2 <sup>(1)</sup> | | MibSPI2 RAM | 0xFF0C 0000 | 0xFF0D FFFF | 2 | I OI Z` | | DCAN1 RAM | 0xFF1E 0000 | 0xFF1F FFFF | 3 3 or 4 <sup>(1)</sup> | | | DCAN2 RAM | 0xFF1C 0000 | 0xFF1D FFFF | 4 | 3 01 417 | | ADC RAM | 0xFF3E 0000 | 0xFF3F FFFF | 5 | 5 | | HET RAM | 0xFF46 0000 | 0xFF47 FFFF | Not Available | 6 | | STC ROM | Not Applicable | Not Applicable | Not Applicable | 7 | <sup>(1)</sup> There are single MBIST controllers for MibSPI and Reserved RAMs and both DCAN RAMs. The MBIST controller for both MibSPI and Reserved RAMs is mapped to channels 1 and 2 and the MBIST controller for both DCAN RAMs is mapped to channels 3 and 4. MBIST on these modules can be initiated by selecting one of the 2 channels or both. Table 2-5. Peripheral Memory Chip Select Assignment | CONNECTING MODULE | ADDRES | PERIPHERAL | | |-------------------|--------------|----------------|---------| | CONNECTING MODULE | BASE ADDRESS | ENDING ADDRESS | SELECTS | | MibSPI1 RAM | 0xFF0E 0000 | 0xFF0F FFFF | PCS[7] | | MibSPI2 RAM | 0xFF0C 0000 | 0xFF0D FFFF | PCS[6] | | DCAN1 RAM | 0xFF1E 0000 | 0xFF1F FFFF | PCS[14] | | DCAN2 RAM | 0xFF1C 0000 | 0xFF1D FFFF | PCS[15] | ### Table 2-5. Peripheral Memory Chip Select Assignment (continued) | CONNECTING MODULE | ADDRES | PERIPHERAL | | |-------------------|--------------|----------------|---------| | CONNECTING MODULE | BASE ADDRESS | ENDING ADDRESS | SELECTS | | ADC RAM | 0xFF3E 0000 | 0xFF3F FFFF | PCS[31] | | HET RAM | 0xFF46 0000 | 0xFF47 FFFF | PCS[35] | ### **NOTE** All used peripheral memory chip selects should decode down to the smallest possible address for this particular peripheral configuration, starting from 4kB upwards. Unused addresses should generate an illegal address error when accessed. **Table 2-6. System Peripheral Registers** | FRAME NAME | ADDRESS RANGE | | | | |--------------------------|---------------------|----------------------|--|--| | FRAME NAME | FRAME START ADDRESS | FRAME ENDING ADDRESS | | | | PSA | 0xFE00 0000 | 0xFEFF FFFF | | | | Flash Wrapper Registers | 0xFFF8 7000 | 0xFFF8 7FFF | | | | PCR Register | 0xFFFF E000 | 0xFFFF E0FF | | | | System Frame 2 Registers | 0xFFFF E100 | 0xFFFF E1FF | | | | CPU STC (LBIST) | 0xFFFF E400 | 0xFFFF E4FF | | | | ESM Register | 0xFFFF F500 | 0xFFFF F5FF | | | | RAM ECC Register | 0xFFFF F900 | 0xFFFF F9FF | | | | RTI Register | 0xFFFF FC00 | 0xFFFF FCFF | | | | VIM Register | 0xFFFF FE00 | 0xFFFF FEFF | | | | System Registers | 0xFFFF FF00 | 0xFFFF FFFF | | | Table 2-7. Peripheral Select Map with Address Range | CONNECTING MODULE | BASE ADDRESS | END ADDRESS | PERIPHERAL<br>SELECTS | |-------------------|--------------|-------------|-----------------------| | Reserved | 0xFFF7 F800 | 0xFFF7 F9FF | PS[1] | | MibSPI2 | 0xFFF7 F600 | 0xFFF7 F7FF | Detai | | MibSPI1 | 0xFFF7 F400 | 0xFFF7 F5FF | PS[2] | | LIN/SCI1 | 0xFFF7 E500 | 0xFFF7 E5FF | Delei | | LIN/SCI2 | 0xFFF7 E400 | 0xFFF7 E4FF | PS[6] | | DCAN2 | 0xFFF7 DE00 | 0xFFF7 DFFF | DCIOI | | DCAN1 | 0xFFF7 DC00 | 0xFFF7 DDFF | PS[8] | | ADC | 0xFFF7 C000 | 0xFFF7 C1FF | PS[15] | | GIO | 0xFFF7 BC00 | 0xFFF7 BCFF | PS[16] | | HET | 0xFFF7 B800 | 0xFFF7 B8FF | PS[17] | # 2.1.3 Flash Memory When in pipeline mode, the Flash operates with a system clock frequency of up to 80 MHz (versus a system clock in non-pipeline mode of up to 28 MHz). Flash in pipeline mode is capable of accessing 128-bit words and provides four 32-bit pipelined words to the CPU. ### **NOTE** - After a system reset, pipeline mode is disabled [FRDCNTL[2:0] is 000b, see the Flash chapter in the TMS470M Series Technical Reference Manual (literature number SPNU495)]. In other words, the device powers up and comes out of reset in non-pipeline mode. - 2. The flash external pump voltage ( $V_{CCP}$ ) is required for all operations (program, erase, and read). # 2.1.4 Flash Program and Erase The TMS470MF04207/TMS470MF03107 devices flash contain one 384/256K-byte memory array (or bank) and one 64K-byte bank for a total of 12 sectors. Table 2-8 and Table 2-9 show the TMS470MF04207 and TMS470MF03107 flash memory banks and sectors. The minimum size for an erase operation is one sector. The maximum size for a program operation is one 16-bit word. Table 2-8. TMS470MF04207 Flash Memory Banks and Sectors | SECTOR<br>NO. | SEGMENT | LOW ADDRESS | HIGH ADDRESS | MEMORY ARRAYS (OR<br>BANKS) | |---------------|---------|-------------|--------------|-----------------------------| | 0 | 16k | 0x0000 0000 | 0x0000 3FFF | | | 1 | 16k | 0x0000 4000 | 0x0000 7FFF | | | 2 | 32k | 0x0000 8000 | 0x0000 FFFF | | | 3 | 64k | 0x0001 0000 | 0x0001 FFFF | BANK 0 | | 4 | 64k | 0x0002 0000 | 0x0002 FFFF | (384K Bytes) | | 5 | 64k | 0x0003 0000 | 0x0003 FFFF | | | 6 | 64k | 0x0004 0000 | 0x0004 FFFF | | | 7 | 64k | 0x0005 0000 | 0x0005 FFFF | | | 0 | 16k | 0x0008 0000 | 0x0008 3FFF | | | 1 | 16k | 0x0008 4000 | 0x0008 7FFF | BANK 1 <sup>(1)</sup> | | 2 | 16k | 0x0008 8000 | 0x0008 BFFF | (64K Bytes) | | 3 | 16k | 0x0008 C000 | 0x0008 FFFF | | <sup>(1)</sup> Bank 1 can be used as either EEPROM emulation space or as program space. ### Table 2-9. TMS470MF03107 Flash Memory Banks and Sectors | SECTOR<br>NO. | SEGMENT | LOW ADDRESS | HIGH ADDRESS | MEMORY ARRAYS (OR<br>BANKS) | |---------------|---------|-------------|--------------|-----------------------------| | 0 | 16k | 0x0000 0000 | 0x0000 3FFF | | | 1 | 16k | 0x0000 4000 | 0x0000 7FFF | | | 2 | 32k | 0x0000 8000 | 0x0000 FFFF | BANK 0 | | 3 | 64k | 0x0001 0000 | 0x0001 FFFF | (256K Bytes) | | 4 | 64k | 0x0002 0000 | 0x0002 FFFF | | | 5 | 64k | 0x0003 0000 | 0x0003 FFFF | | | 0 | 16k | 0x0008 0000 | 0x0008 3FFF | | | 1 | 16k | 0x0008 4000 | 0x0008 7FFF | BANK 1 <sup>(1)</sup> | | 2 | 16k | 0x0008 8000 | 0x0008 BFFF | (64K Bytes) | | 3 | 16k | 0x0008 C000 | 0x0008 FFFF | | <sup>(1)</sup> Bank 1 can be used as either EEPROM emulation space or as program space. ### 2.2 Terminal Functions The terminal functions table (Table 2-10) identifies the pin names, the associated pin numbers, input voltage, output voltage, whether the pin has any internal pullup/pulldown resistors and a functional pin description. The TMS470MF04207 and TMS470MF03107 devices have the same pin out. **Table 2-10. Terminal Functions** | TERMINAL | | INPUT (1) | OUTPUT INVERS (4) | | | | |----------------|---------|------------------------|-------------------------|------------------------|---------------------------------------------------------------------------------------------------------------|--| | NAME | 100 PIN | VOLTAGE <sup>(1)</sup> | CURRENT <sup>(3)</sup> | IPU/IPD <sup>(4)</sup> | DESCRIPTION | | | | | | HIGH-EN | D TIMER (HET) | 1 | | | HET[0] | 39 | | | | | | | HET[1] | 40 | | | | Timer input capture or output compare. The | | | HET[2] | 49 | | | | HET[15:0] applicable pins can be programmed as general-purpose input/output (GIO) pins. | | | HET[3] | 50 | | | | The high-resolution (HR) SHARE feature allows | | | HET[4] | 53 | | | | even HR pins to share the next higher odd HR pin | | | HET[5] | 54 | | | | structure. The next higher odd HR pin structure is always implemented, even if the next higher odd | | | HET[6] | 55 | | | | HR pad and/or pin itself is not. | | | HET[7] | 56 | 3.3-V I/O | Adaptive impedance 4 mA | Programmable | Note: HET[15] is muxed with ECLK2 output. If | | | HET[8] | 57 | 3.5-7 1/0 | | IPD (100 μA) | ECLK2 output is enabled (through SYSPC1 regist at 0xFFFFFF00), ECLK2 is output on this pin ar | | | HET[9] | 58 | | | | HET[15] becomes an internal only HET channel. | | | HET[10] | 59 | | | | Note: ECLK2 source select must be programmed the same as ECLK1 due to device specific implementation details. | | | HET[11] | 60 | | | | | | | HET[12] | 61 | _ | | | | | | HET[13] | 62 | | | | <b>Note:</b> ECLK2 is enabled and ECLK2 divider is programmed through ECP control register 1 in | | | HET[14] | 63 | _ | | | System Frame 2 Registers (0xFFFFE128). | | | HET[15]/ECLK2 | 64 | | | | | | | | | | CAN CONTR | OLLER 1 (DCAN1) | | | | CAN1STX | 7 | 0.03/1/0 | Adaptive | | DCAN1 transmit pin or GIO pin. | | | CAN1SRX | 8 | 3.3-V I/O | impedance 4<br>mA | ΙΡŬ (100 μA) | DCAN1 receive pin or GIO pin. | | | | | | CAN CONTR | OLLER 2 (DCAN2) | | | | CAN2STX | 37 | | Adaptive | Programmable | DCAN2 transmit pin or GIO pin | | | CAN2SRX | 38 | 3.3-V I/O | impedance 4<br>mA | IPU (100 μA) | DCAN2 receive pin or GIO pin | | | | | 1 | | URPOSE I/O (GIO) | 1 | | | GIOA[4]/INT[4] | 5 | | | • | General-purpose input/output pins. | | | GIOA[5]/INT[5] | 6 | 0.03/1/6 | Adaptive | Programmable | They are interrupt-capable pins. | | | GIOA[6]/INT[6] | 15 | 3.3-V I/O | impedance 4<br>mA | IPD (100 μA) | | | | GIOA[7]/INT[7] | 16 | 1 | | | | | <sup>(1)</sup> PWR = power, GND = ground, REF = reference voltage, NC = no connect <sup>(2)</sup> All I/O pins, except RST, are configured as inputs while PORRST is low and immediately after PORRST goes high. <sup>(3)</sup> The TMS470M device utilizes adaptive impedance 4 mA buffers that default to an adaptive impedance mode of operation. As a fail-safe, the adaptive impedance features of the buffer may be disabled and revert the buffer to a standard buffer mode. <sup>(4)</sup> IPD = internal pulldown, IPU = internal pullup (all internal pullups and pulldowns are inactive on input pins when PORRST is asserted) ### **Table 2-10. Terminal Functions (continued)** | TERMIN | AL | INPUT | OUTDUT | | | |----------------|-----------|------------------------|----------------------------------|------------------------------|-------------------------------------------------------------------------------------------------| | NAME | 100 PIN | VOLTAGE <sup>(1)</sup> | OUTPUT<br>CURRENT <sup>(3)</sup> | IPU/IPD <sup>(4)</sup> | DESCRIPTION | | | | MULTI-BUFFER | ED SERIAL PE | RIPHERAL INTER | FACE 1 (MIBSPI1) | | MIBSPI1CLK | 34 | | | | MIBSPI1 clock. MIBSPI1CLK can be programmed as a GIO pin. | | MIBSPI1SCS[0] | 33 | | | | | | MIBSPI1SCS[1] | 32 | | | | | | MIBSPI1SCS[2] | 31 | | | | | | MIBSPI1SCS[3] | 30 | | | | MIBSPI1 slave chip select. MIBSPI1SCS[7:0] can | | MIBSPI1SCS[4] | 29 | 3.3-V I/O | Adaptive impedance 4 | Programmable | be programmed as a GIO pins. | | MIBSPI1SCS[5] | 28 | 0.0 1 1/0 | mA | IPU (100 μA) | | | MIBSPI1SCS[6] | 27 | | | | | | MIBSPI1SCS[7] | 26 | | | | | | MIBSPI1SIMO | 35 | | | | MIBSPI1 data stream. Slave in/master out. MIBSPI1SIMO can be programmed as a GIO pin. | | MIBSPI1SOMI | 36 | | | | MIBSPI1 data stream. Slave out/master in. MIBSPI1SOMI can be programmed as a GIO pin. | | | | MULTI-BUFFER | ED SERIAL PE | RIPHERAL INTER | FACE 2 (MibSPI2) | | MibSPI2CLK | 17 | | Adaptive<br>impedance 4<br>mA | | MibSPI2 clock. MibSPI2CLK can be programmed as a GIO pin. | | MibSPI2SCS[0] | 1 | | | | MibSPI2 slave chip select MibSPI2SCS[3:0] can be programmed as GIO pins. | | MibSPI2SCS[1] | 2 | | | | | | MibSPI2SCS[2] | 3 | | | | | | MibSPI2SCS[3] | 4 | | | impedance 4 Programmable | | | MibSPI2ENA | 90 | 3.3-V I/O | | | MibSPI2 enable pin. MibSPI2ENA can be programmed as a GIO pin. | | MibSPI2SIMO[0] | 18 | | | | MibSPI2 data stream. Slave in/master out. MibSPI2SIMO pins can be programmed as a GIO pins. | | MibSPI2SOMI[0] | 19 | | | | MibSPI2 data stream. Slave out/master in.<br>MibSPI2SOMI pins can be programmed as GIO<br>pins. | | | LOCAL INT | TERCONNECT N | NETWORK/SER | IAL COMMUNICA | TIONS INTERFACE (LIN/SCI) | | LIN/SCI1RX | 23 | | Adaptive | Programmable | LIN/SCI1 data receive. Can be programmed as a GIO pin. | | LIN/SCI1TX | 22 | 3.3-V I/O | impedance 4<br>mA | IPU (100 μA) | LIN/SCI1 data transmit. Can be programmed as a GIO pin. | | LIN/SCI2RX | 25 | | Adaptive | Programmable | LIN/SCI2 data receive. Can be programmed as a GIO pin. | | LIN/SCI2TX | 24 | 3.3-V I/O | impedance 4<br>mA | 4 IPU (100 μA) | LIN/SCI2 data transmit. Can be programmed as a GIO pin. | | | | MULTI-BUFFER | RED ANALOG-T | O-DIGITAL CONV | ERTER (MIBADC) | | ADEVT | 68 | 3.3-V I/O | Adaptive impedance 4 mA | Programmable<br>IPD (100 μA) | MibADC event input. Can be programmed as a GIC pin. | # Table 2-10. Terminal Functions (continued) | TERMI | NAL | INPUT | OUTPUT | ii Functions (d | | |---------------------|---------|------------------------|-------------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | 100 PIN | VOLTAGE <sup>(1)</sup> | CURRENT <sup>(3)</sup> | IPU/IPD <sup>(4)</sup> | DESCRIPTION | | ADIN[0] | 69 | | | | | | ADIN[1] | 70 | | | | | | ADIN[2] | 71 | | | | | | ADIN[3] | 72 | | | | | | ADIN[4] | 73 | _ | | | | | ADIN[5] | 74 | _ | | | | | ADIN[6] | 75 | _ | | | | | ADIN[7] | 76 | 0.01/ | | | Mile ADO and a signaturio | | ADIN[8] | 77 | 3.3 V | | | MibADC analog input pins. | | ADIN[9] | 78 | | | | | | ADIN[10] | 79 | | | | | | ADIN[11] | 80 | | | | | | ADIN[12] | 81 | | | | | | ADIN[13] | 86 | | | | | | ADIN[14] | 87 | | | | | | ADIN[15] | 88 | _ | | | | | AD <sub>REFHI</sub> | 82 | 3.3-V REF | | | MibADC module high-voltage reference input. | | AD <sub>REFLO</sub> | 83 | GND REF | | | MibADC module low-voltage reference input. | | V <sub>CCAD</sub> | 85 | 3.3-V PWR | | | MibADC analog supply voltage. | | V <sub>SSAD</sub> | 84 | GND | | | MibADC analog ground reference. | | | 1 | | OSCILL | ATOR (OSC) | | | OSCIN | 10 | 1.5-V I | | | Crystal connection pin or external clock input. | | OSCOUT | 11 | 1.5-V O | | | External crystal connection pin. | | | | | SYSTEM I | MODULE (SYS) | | | PORRST | 89 | 3.3-V I | | IPD (100 μA) | Input master chip power-up reset. External V <sub>CC</sub> monitor circuitry must assert a power-on reset. | | RST | 98 | 3.3-V I/O | Adaptive impedance 4 mA | IPU (100 μA) | Bidirectional reset. The internal circuitry can assert a reset, and an external system reset can assert a device reset. On this pin, the output buffer is implemented as an open drain (drives low only). To ensure an external reset is not arbitrarily generated, TI recommends that an external pullup resistor be connected to this pin. | | ECLK | 96 | 3.3-V I/O | Adaptive impedance 4 mA | Programmable<br>IPD (100 μA) | Bidirectional pin. ECLK can be programmed as a GIO pin. | | | | | TEST/D | EBUG (T/D) | | | TCK | 44 | 3.3-V I | | IPD (100 μA) | Test clock. TCK controls the test hardware (JTAG). | | TDI | 46 | | | IPU (100 μA) | Test data in pin. TDI inputs serial data to the test instruction register, test data register, and programmable test address (JTAG). | | TDO | 45 | 3.3-V I/O | Adaptive impedance 4 mA | IPD (100 μA) | Test data out pin. TDO outputs serial data from the test instruction register, test data register, identification register, and programmable test address (JTAG). | | TMS | 47 | | | IPU (100 μA) | Serial input pin for controlling the state of the CPU test access port (TAP) controller (JTAG). | | TRST | 48 | 3.3-V I | | IPD (100 μA) | Test hardware reset to TAP. IEEE Standard 1149-1 (JTAG) Boundary-Scan Logic. | # **Table 2-10. Terminal Functions (continued)** | TERMI | NAL | INPUT | OUTPUT | (0) | | | |--------------------|----------|-----------------------------------------------|--------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | 100 PIN | VOLTAGE <sup>(1)</sup> CURRENT <sup>(3)</sup> | | IPU/IPD <sup>(4)</sup> | DESCRIPTION | | | TEST | 97 | 3.3-V I | | IPD (100 μA) | Test enable. Reserved for internal use only. TI recommends that this pin be connected to ground or pulled down to ground by an external resistor. | | | ENZ | 91 | 3.3-V I | | IPD (100 μA) | Enables/disables the internal voltage regulator. | | | | | | F | FLASH | | | | FLTP1 | 99 | | | | Flash Test Pad 1 pin. For proper operation, this pin must connect only to a test pad or not be connected at all [no connect (NC)]. The test pad must not be exposed in the final product where it might be subjected to an ESD event. | | | V <sub>CCP1</sub> | 95<br>95 | 3.3-V PWR | | | Flash external pump voltage (3.3 V). This pin is required for both Flash read and Flash program and erase operations. V <sub>CCP1</sub> and V <sub>CCP2</sub> are double bonded to the same pin. | | | | | | SUPPLY VOL | TAGE CORE (1.5 | - | | | V <sub>CC</sub> | 12 | 1.5-V PWR | | | Vreg output voltage when Vreg is enabled. V <sub>CC</sub> | | | | 41 | | | | input when Vreg is disabled. | | | | 67 | | | | | | | | 92 | | | | | | | | | SUPPLY VO | LTAGE DIGITA | AL I/O AND REGU | LATOR (3.3 V) | | | V <sub>CCIOR</sub> | 14 | 3.3-V PWR | | | | | | | 20 | | | | | | | | 43 | | | | Digital I/O and internal regulator supply voltage. | | | | 52 | | | | 2.g.ta. 70 and monar regulater capply venage. | | | | 65 | | | | | | | | 94 | 94 | | | | | | | | | SUPPL | _Y GROUND | | | | V <sub>SS</sub> | 9 | _ | | | | | | | 13 | | | | | | | | 21 | _ | | | | | | | 42 | GND | | | Digital I/O and core supply ground reference. | | | | 51 | _ | | | , | | | | 66<br>93 | _ | | | | | | | 100 | | | | | | | | 100 | | | | | | ### 2.3 Device Support ### 2.3.1 Device and Development-Support Tool Nomenclature To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all devices and support tools. Each commercial family member has one of three prefixes: TMX, TMP, or TMS (e.g.,TMS470MF04207). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMX/TMDX) through fully qualified production devices/tools (TMS/TMDS). Device development evolutionary flow: TMX Experimental device that is not necessarily representative of the final device's electrical specifications. **TMP** Final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification. **TMS** Fully-qualified production device. Support tool development evolutionary flow: **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing. **TMDS** Fully qualified development-support product. TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer: "Developmental product is intended for internal evaluation purposes." TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies. Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, PZ), the temperature range (for example, "Blank" is the commercial temperature range), and the device speed range in megahertz. Figure 2-3 illustrates the numbering and symbol nomenclature for the TMS470M family. **NOTE:** The part number given above is for illustrative purposes only and does not necessarily represent the specific part number or silicon revision to which this document applies. Figure 2-3. TMS470M Device Numbering Conventions # 3 Device Configurations ### 3.1 Reset/Abort Sources Resets/aborts are handled as shown in Table 3-1. Table 3-1. Reset/Abort Sources | ERROR SOURCE | SYSTEM MODE | ERROR RESPONSE | ESM HOOKUP,<br>GROUP.CHANNEL | |-----------------------------------------------------------------|----------------|-------------------------------------------------|------------------------------| | 1) CPU TRANSACTIONS | | | | | Precise write error (NCNB/Strongly Ordered) | User/Privilege | Precise Abort (CPU) | n/a | | Precise read error (NCB/Device or Normal) | User/Privilege | Precise Abort (CPU) | n/a | | Imprecise write error (NCB/Device or Normal) | User/Privilege | Imprecise Abort (CPU) | n/a | | External imprecise error (Illegal transaction with ok response) | User/Privilege | ESM | 2.17 | | Illegal instruction | User/Privilege | Undefined Instruction Trap (CPU) <sup>(1)</sup> | n/a | | M3 Lockup | User/Privilege | ESM => NMI | 2.16 | | MPU access violation | User/Privilege | Abort (CPU) | n/a | | 2) SRAM | | 1 | ! | | ECC single error (correctable) | User/Privilege | ESM | 1.26 | | ECC double error (uncorrectable) | User/Privilege | ESM => NMI | 2.6 | | 3) FLASH WITH ECC | | 1 | | | ECC single error (correctable) | User/Privilege | ESM | 1.6 | | ECC double error (uncorrectable) | User/Privilege | ESM => NMI | 2.4 | | 8) HET | | | | | HET Memory parity error | User/Privilege | ESM | 1.7 | | 9) MIBSPI | | | | | MibSPI1 memory parity error | User/Privilege | ESM | 1.17 | | MibSPI2 memory parity error | User/Privilege | ESM | 1.18 | | 10) MIBADC | | | | | Memory parity error | User/Privilege | ESM | 1.19 | | 11) DCAN/CAN | | | | | DCAN1 memory parity error | User/Privilege | ESM | 1.21 | | DCAN2 memory parity error | User/Privilege | ESM | 1.23 | | 13) PLL | | | | | PLL slip error | User/Privilege | ESM | 1.10 | | 14) CLOCK MONITOR | | | | | Clock monitor interrupt | User/Privilege | ESM | 1.11 | | 19) VOLTAGE REGULATOR | | | | | Vcc out of range | n/a | Reset | n/a | | 20) CPU SELFTEST (LBIST) | | | | | CPU Selftest (LogicBIST) error | User/Privilege | ESM | 1.27 | | 21) ERRORS REFLECTED IN THE SYSESR REGIS | TER | | | | 21/ 21(110110 1121 220125 111 1112 0102011 112010 | . = | | | <sup>(1)</sup> The undefined instruction trap is NOT detected outside of the CPU. The trap is taken only if the code reaches the execute stage of the CPU. <sup>(2)</sup> Both a power-on reset and Vreg out-of-range reset are indicated by the PORST bit in the SYSESR register. ### Table 3-1. Reset/Abort Sources (continued) | ERROR SOURCE | SYSTEM MODE | ERROR RESPONSE | ESM HOOKUP,<br>GROUP.CHANNEL | |--------------------------------|-------------|----------------|------------------------------| | Oscillator fail / PLL slip (3) | n/a | Reset | n/a | | M3 Lockup/LRM | n/a | Reset | n/a | | Watchdog time limit exceeded | n/a | Reset | n/a | | CPU Reset | n/a | Reset | n/a | | Software Reset | n/a | Reset | n/a | | External Reset | n/a | Reset | n/a | <sup>(3)</sup> Oscillator fail/PLL slip can be configured in the system register (SYS.PLLCTL1) to generate a reset. # 3.2 Lockup Reset Module The lockup reset module (LRM) is implemented to communicate a lockup condition by the core. The LRM provides a small watchdog timer which can generate a system reset in case a lockup condition that is identified by the core cannot be cleared by software. # 3.3 ESM Assignments The ESM module is intended for the communication critical system failures in a central location. The error indication is by an error interrupt when the failure is recognized from any detection unit. The ESM module consist of three error groups with 32 inputs each. The generation of the interrupts is shown in Table 3-2. ESM assignments are listed in Table 3-3. Table 3-2. ESM Groups | ERROR GROUP | INTERRUPT, LEVEL | | |-------------|--------------------|--| | Group1 | maskable, low/high | | | Group2 | non-maskable, high | | | Group3 | Not Used | | **Table 3-3. ESM Assignments** | ERROR SOURCES | CHANNEL | | | | | | |-----------------------------|---------|--|--|--|--|--| | GROUP 1 | | | | | | | | Reserved | 0 - 5 | | | | | | | Flash - ECC Single Bit | 6 | | | | | | | HET memory parity error | 7 | | | | | | | Reserved | 8-9 | | | | | | | PLL Slip Error | 10 | | | | | | | Clock Monitor interrupt | 11 | | | | | | | Reserved | 12-16 | | | | | | | MibSPI1 memory parity error | 17 | | | | | | | MibSPI2 memory parity error | 18 | | | | | | | MibADC memory parity error | 19 | | | | | | | Reserved | 20 | | | | | | | DCAN1 memory parity error | 21 | | | | | | | Reserved | 22 | | | | | | | DCAN2 memory parity error | 23 | | | | | | | Reserved | 24-25 | | | | | | | SRAM - single bit | 26 | | | | | | | CPU LBIST - selftest error | 27 | | | | | | Table 3-3. ESM Assignments (continued) | ERROR SOURCES | CHANNEL | |------------------------------------------|---------| | Reserved | 28-31 | | GROUP 2 | | | Reserved | 0-3 | | Flash - Double-Bit Error (uncorrectable) | 4 | | Reserved | 5 | | SRAM - Double-Bit Error (uncorrectable) | 6 | | Reserved | 7-15 | | M3 Lockup | 16 | | M3 External Imprecise Abort | 17 | | Reserved | 18-31 | # 3.4 Interrupt Priority (M3VIM) The TMS470M platform interrupt architecture includes a vectored interrupt manager (M3VIM) that provides hardware assistance for prioritizing and controlling the many interrupt sources present on a device. Table 3-4 communicates the default interrupt request assignments. **Table 3-4. Interrupt Request Assignments** | MODULES | INTERRUPT SOURCES | DEFAULT VIM<br>INTERRUPT REQUEST | |----------|--------------------------------|----------------------------------| | ESM | ESM High level interrupt (NMI) | 0 | | Reserved | (NMI) | 1 | | ESM | ESM Low level interrupt | 2 | | SYSTEM | Software interrupt (SSI) | 3 | | RTI | RTI compare interrupt 0 | 4 | | RTI | RTI compare interrupt 1 | 5 | | RTI | RTI compare interrupt 2 | 6 | | RTI | RTI compare interrupt 3 | 7 | | RTI | RTI overflow interrupt 0 | 8 | | RTI | RTI overflow interrupt 1 | 9 | | Reserved | Reserved | 10 | | GIO | GIO Interrupt A | 11 | | GIO | GIO Interrupt B | 12 | | HET | HET level 0 interrupt | 13 | | HET | HET level 1 interrupt | 14 | | MibSPI1 | MibSPI1 level 0 interrupt | 15 | | MibSPI1 | MibSPI1 level 1 interrupt | 16 | | Reserved | Reserved | 17 | | LIN/SCI2 | LIN/SCI2 level 0 interrupt | 18 | | LIN/SCI2 | LIN/SCI2 level 1 Interrupt | 19 | | LIN/SCI1 | LIN/SCI1 level 0 interrupt | 20 | | LIN/SCI1 | LIN/SCI1 level 1 Interrupt | 21 | | DCAN1 | DCAN1 level 0 Interrupt | 22 | | DCAN1 | DCAN1 level 1 Interrupt | 23 | | ADC | ADC event group interrupt | 24 | | ADC | ADC sw group 1 interrupt | 25 | | ADC | ADC sw group 2 interrupt | 26 | ### Table 3-4. Interrupt Request Assignments (continued) | MODULES | INTERRUPT SOURCES | DEFAULT VIM<br>INTERRUPT REQUEST | |----------|-----------------------------------|----------------------------------| | MibSPI2 | MibSPI2 level 0 interrupt | 27 | | MibSPI2 | MibSPI2 level 1 interrupt | 28 | | DCAN2 | DCAN2 level 0 interrupt | 29 | | DCAN2 | DCAN2 level 1 interrupt | 30 | | ADC | ADC magnitude threshold interrupt | 31 | | Reserved | Reserved | 32 | | Reserved | Reserved | 33 | | DCAN1 | DCAN1 IF3 interrupt | 34 | | DCAN2 | DCAN2 IF3 interrupt | 35 | | Reserved | Reserved | 36-47 | ### 3.5 MibADC The multi-buffered analog-to-digital converter (MibADC) accepts an analog signal and converts the signal to a 10-bit digital value. The TMS470M MibADC module stores its digital results in one of three FIFO buffers. There is one FIFO buffer for each conversion group [event, group1 (G1), and group2 (G2)], and the total MibADC FIFO on the device is divided amongst these three regions. The size of the individual group buffers are software programmable. MibADC buffers can be serviced by interrupts. ### 3.5.1 MibADC Event Triggers All three conversion groups can be configured for event-triggered operation, providing up to three event-triggered groups. The trigger source and polarity can be selected individually for group 1, group 2 and the event group from the options identified in Table 3-5. Table 3-5. MibADC Event Hookup Configuration | EVENT NO. | SOURCE SELECT BITS for G1 or EVENT (G1SRC[2:0] or EVSRC[2:0]) | SIGNAL PIN NAME | |-----------|---------------------------------------------------------------|------------------------| | 1 | 000 | ADEVT | | 2 | 001 | HET[1] | | 3 | 010 | HET[3] | | 4 | 011 | HET[16] <sup>(1)</sup> | | 5 | 100 | HET[18] <sup>(1)</sup> | | 6 | 101 | HET[24] <sup>(1)</sup> | | 7 | 110 | HET[26] <sup>(1)</sup> | | 8 | 111 | HET[28] <sup>(1)</sup> | <sup>(1)</sup> These channels are available as internal signals even if they are not included as pins (Section 1.1). ### 3.6 MibSPI The multi-buffered serial peripheral interface module allows CPU independent SPI communications with system peripherals. The MibSPI1 module can support up to 16 transfer groups and 8 chip selects. In addition, up to 4 data formats can be supported allowing assignment of various formats to each transfer group. The MibSPI2 module can support up to 8 transfer groups, 4 chip selects, and up to 4 data formats. ### 3.6.1 MibSPI Event Trigger The MibSPI module has the ability to automatically trigger SPI events based on internal and external event triggers. The trigger sources can be selected individually for each transfer group from the options identified in Table 3-6. Table 3-6. MibSPI1 and MibSPI2 Event Hookup Configuration | EVENT NO. | SOURCE SELECT BITS FOR MIBSPI<br>EVENTS<br>TGXCTRL TRIGSRC[3:0] | SIGNAL PIN NAME | |-----------|-----------------------------------------------------------------|------------------------| | Disabled | 0000 | No trigger source | | EVENT0 | 0001 | GIOA[0] <sup>(1)</sup> | | EVENT1 | 0010 | GIOA[1] <sup>(1)</sup> | | EVENT2 | 0011 | GIOA[2] <sup>(1)</sup> | | EVENT3 | 0100 | GIOA[3] <sup>(1)</sup> | | EVENT4 | 0101 | GIOA[4] | | EVENT5 | 0110 | GIOA[5] | | EVENT6 | 0111 | HET[20] <sup>(1)</sup> | | EVENT7 | 1000 | HET[21] <sup>(1)</sup> | | EVENT8 | 1001 | HET[22] <sup>(1)</sup> | (1) These channels are available as internal signals even if they are not included as pins (Section 1.1). | EVENT NO. | SOURCE SELECT BITS FOR MIBSPI<br>EVENTS<br>TGXCTRL TRIGSRC[3:0] | SIGNAL PIN NAME | |-----------|-----------------------------------------------------------------|------------------------| | EVENT9 | 1010 | HET[23] <sup>(1)</sup> | | EVENT10 | 1011 | HET[28] <sup>(1)</sup> | | EVENT11 | 1100 | HET[29] <sup>(1)</sup> | | EVENT12 | 1101 | HET[30] <sup>(1)</sup> | | EVENT13 | 1110 | HET[31] <sup>(1)</sup> | | EVENT14 | 1111 | Internal Tick Counter | ### 3.7 JTAG ID The 32-bit JTAG ID code for this device is 0x0B8D802F. ### 3.8 Scan Chains The device contains an ICEPICK module to access the debug scan chains; see Figure 3-1. Debug scan chain #0 handles the access to the CPU. The ICEPICK scan ID is 0x00366D05, which is the same as the device ID. Figure 3-1. Debug Scan Chains ### 3.9 Low-Power Modes TMS470M devices support multiple low-power modes. These different modes allow the user to trade-off the amount of current consumption during low power mode versus functionality and wake-up time. Supported low-power modes on the TMS470MF04207/03107 are Doze and Sleep; for a detailed description see the *TMS470M Series Technical Reference Manual* (SPNU495). www.ti.com # 3.10 Adaptive Impedance 4 mA IO Buffer The adaptive impedance 4 mA buffer is a buffer that has been explicitly designed to address the issue of decoupling EMI sources from the pins which they drive. This is accomplished by adaptively controlling the impedance of the output buffer and should be particularly effective with capacitive loads. The adaptive impedance 4 mA buffer features two modes of operation: Impedance Control Mode, and Low-Power Mode/Standard Buffer Mode as defined below: - **Impedance Control Mode** is enabled in the design by default. This mode adaptively controls the impedance of the output buffer. - Low-Power Mode is functionally identical to Standard Buffer Mode and is used to configure the buffer back into a generic configuration. This buffer mode is used during low-power device modes, when it is necessary to drive the output at very high speeds, or when EMI reduction is not a concern. Table 3-7. Adaptive Impedance 4 mA Buffer Mode Availability | MODULE OR PIN NAME | ADAPTIVE IMPEDANCE 4 mA BUFFER SIGNAL REGISTER HOOKUP | | | |--------------------|-------------------------------------------------------|----------------------------------------------|--| | MODULE OR PIN NAME | LOW-POWER MODE (LPM) | STANDARD BUFFER ENABLE (SBEN) <sup>(1)</sup> | | | SYS.ECLK | SYS.VRCTL.VLPMENA | GPREG1.0 | | | SYS.nRST | SYS.VRCTL.VLPMENA | GPREG1.1 | | | SYS.TDI/TDO | SYS.VRCTL.VLPMENA | Standard Buffer Enabled | | | SYS.TMSC | SYS.VRCTL.VLPMENA | Standard Buffer Enabled | | | HET | SYS.VRCTL.VLPMENA | GPREG1.2 | | | SCI1 | SYS.VRCTL.VLPMENA | GPREG1.3 | | | LIN/SCI2 | SYS.VRCTL.VLPMENA | GPREG1.4 | | | MIBSPI1 | SYS.VRCTL.VLPMENA | GPREG1.5 | | | MibSPI2 | SYS.VRCTL.VLPMENA | GPREG1.6 | | | SPI3 | SYS.VRCTL.VLPMENA | GPREG1.7 | | | MIBADC.ADEVT | SYS.VRCTL.VLPMENA | GPREG1.8 | | | DCAN1 | SYS.VRCTL.VLPMENA | GPREG1.9 | | | DCAN2 | SYS.VRCTL.VLPMENA | GPREG1.10 | | | GIOA | SYS.VRCTL.VLPMENA | GPREG1.11 | | <sup>(1)</sup> SBEN configuration can be achieved using the GPREG register within the system frame(0xFFFFFA0). # 3.10.1 Standard Buffer Enable Register (GPREG1) A general purpose register with the system frame has been utilized to control the enabling of standard buffer mode. This register is shown in Figure 3-2 and described in Table 3-8 LEGEND: R/W = Read/Write; R = Read only; -n = value after reset Figure 3-2. General-Purpose Register 1 (GPREG1) ### Table 3-8. General-Purpose Register 1 (GPREG1) Field Descriptions | Bit | Field | Value | Description | | |-------|----------------|-------|-------------------------------------------------------------------------------------------------------------|--| | 31-12 | Reserved | | These bits are reserved. Reads return 0 and writes have no effect. | | | 11 | GIOA_SBEN | | GIOA port standard buffer enable bit. This bit enables/disables standard buffer mode for all GIOA pins | | | | | 0 | Standard buffer mode is not enabled. | | | | | 1 | Standard buffer mode is enabled for all associated module pins. | | | 10 | DCAN2_SBEN | | DCAN2 standard buffer enable bit. This bit enables/disables standard buffer mode for all DCAN2 pins. | | | | | 0 | Standard buffer mode is not enabled. | | | | | 1 | Standard buffer mode is enabled for all associated module pins. | | | 9 | DCAN1_SBEN | | DCAN1 standard buffer enable bit. This bit enables/disables standard buffer mode for all DCAN1 pins. | | | | | 0 | Standard buffer mode is not enabled. | | | | | 1 | Standard buffer mode is enabled for all associated module pins. | | | 8 | ADC.ADEVT_SBEN | | ADC.ADEVT standard buffer enable bit. This bit enables/disables standard buffer mode for the ADC.ADEVT pin. | | | | | 0 | Standard buffer mode is not enabled. | | | | | 1 | Standard buffer mode is enabled for the ADEVT pin. | | | 7 | SPI3_SBEN | | SPI3 standard buffer enable bit. This bit enables/disables standard buffer mode for the for all SPI3 pins. | | | | | 0 | Standard buffer mode is not enabled | | | | | 1 | Standard buffer mode is enabled for all associated module pins. | | | 6 | MibSPI2_SBEN | | MibSPI2 standard buffer enable bit. This bit enables/disables standard buffer mode for all MibSPI2 pins. | | | | | 0 | Standard buffer mode is not enabled. | | | | | 1 | Standard buffer mode is enabled for all associated module pins. | | | 5 | MIBSPI1 | | MIBSPI1 standard buffer enable bit. This bit enables/disables standard buffer mode for all MIBSPI1 pins. | | | | | 0 | Standard buffer mode is not enabled. | | | | | 1 | Standard buffer mode is enabled for all associated module pins. | | ### Table 3-8. General-Purpose Register 1 (GPREG1) Field Descriptions (continued) | Bit | Field | Value | Description | | |-----|---------------|-------|------------------------------------------------------------------------------------------------------------|--| | 4 | LIN2SCI2_SBEN | | LIN/SCI2 standard buffer enable bit. This bit enables/disables standard buffer mode for all LIN/SCI2 pins. | | | | | 0 | Standard buffer mode is not enabled. | | | | | 1 | Standard buffer mode is enabled for all associated module pins. | | | 3 | LIN1SCI1_SBEN | | LIN/SCI1 standard buffer enable bit. This bit enables/disables standard buffer mode for all LIN/SCI1 pins. | | | | | 0 | Standard buffer mode is not enabled. | | | | | 1 | Standard buffer mode is enabled for all associated module pins. | | | 2 | HET_SBEN | | HET standard buffer enable bit. This bit enables/disables standard buffer mode for all HET pins. | | | | | 0 | Standard buffer mode is not enabled. | | | | | 1 | Standard buffer mode is enabled for all associated module pins. | | | 1 | RST_SBEN | | RST standard buffer enable bit. This bit enables/disables standard buffer mode for the RST pin. | | | | | 0 | Standard buffer mode is not enabled. | | | | | 1 | Standard buffer mode is enabled for the RST pin. | | | 0 | ECLK_SBEN | | ECLK standard buffer enable bit. This bit enables/disables standard buffer mode for the ECLK pin. | | | | | 0 | Standard buffer mode is not enabled. | | | | | 1 | Standard buffer mode is enabled for the ECLK pin. | | # 3.10.2 Coresight Components/Debug ROM Coresight registers are memory-mapped and accessible via the CPU and JTAG. **Table 3-9. Debug Component Memory Map** | COMPONENT | FRAME START<br>ADDRESS | FRAME END<br>ADDRESS | FRAME SIZE | MEMORY TYPE | | |-----------------------|------------------------|----------------------|------------|-----------------------|--| | | N | //3 INTEGRATION F | RAME | • | | | ITM(1) | 0xE000_0000 | 0xE000_0FFF | 4K | | | | DWT | 0xE000_1000 | 0xE000_1FFF | 4K | Control Registers for | | | FPB | 0xE000_2000 | 0xE000_2FFF | 4K | debug and trace | | | NVIC | 0xE000_E000 | 0xE000_EFFF | 4K | modules | | | Debug ROM 1 | 0xE00F_F000 | 0xE00F_FFFF | 4K | 1 | | | PLATFORM DEBUG FRAME | | | | | | | Debug ROM 2 | 0xFFA0_0000 | 0xFFA0_0FFF | 4K | | | | ETM-M3 <sup>(1)</sup> | 0xFFA0_1000 | 0xFFA0_1FFF | 4K | Control Registers for | | | HTM <sup>(1)</sup> | 0xFFA0_2000 | 0xFFA0_2FFF | 4K | debug and trace | | | Trace Funnel | 0xFFA0_3000 | 0xFFA0_3FFF | 4K | modules | | | TPIU | 0xFFA0_4000 | 0xFFA0_4FFF | 4K | | | <sup>(1)</sup> Availability of trace components, although present in the design, are not externally available in the PZ packaged devices. A suitable emulation capable package is available from TI if a need for trace capability exists. # Table 3-10. Debug ROM contents for Debug ROM 1 (M3 ROM) | ADDRESS OFFSET see Table 3-9 | DESCRIPTION | VALUE | |------------------------------|-----------------------------|-------------| | 0x000 | NVIC | 0xFFF0_F003 | | 0x004 | DWT | 0xFFF0_2003 | | 0x008 | FPB | 0xFFF0_3003 | | 0x00C | ITM | 0xFFF0_1003 | | 0x010 | TPIU <sup>(1)</sup> | 0xFFF4_1002 | | 0x014 | ETM <sup>(1)</sup> | 0xFFF4_2002 | | 0x018 | Debug ROM 2 (CoreSight ROM) | 0x1F90_1003 | | 0x01C | End of Table | 0x0000_0000 | | 0x020 - 0xEFC | Unused | 0x0000_0000 | | 0xF00 - 0xFC8 | Reserved | 0x0000_0000 | | 0xFCC | MEMTYPE | 0x0000_0001 | | 0xFD0 | PID4 | 0x0000_0000 | | 0xFD4 | PID5 | 0x0000_0000 | | 0xFD8 | PID6 | 0x0000_0000 | | 0xFDC | PID7 | 0x0000_0000 | | 0xFE0 | PID0 | 0x0000_0000 | | 0xFE4 | PID1 | 0x0000_0000 | | 0xFE8 | PID2 | 0x0000_0000 | | 0xFEC | PID3 | 0x0000_0000 | | 0xFF0 | CID0 | 0x0000_000D | | 0xFF4 | CID1 | 0x0000_0010 | | 0xFF8 | CID2 | 0x0000_0005 | | 0xFFC | CID3 | 0x0000_00B1 | <sup>(1)</sup> Cortex<sup>™</sup>-M3 debug ROM always will have entries for optional components TPIU and ETM. Whether or not these components are present is determined by bit number 0 of the entry value. Table 3-11. Debug ROM contents for Debug ROM 2 (CoreSight ROM) | ADDRESS OFFSET see Table 3-9 | DESCRIPTION | VALUE | |------------------------------|--------------|-------------| | 0x000 | ETM-M3 | 0x0000_1003 | | 0x004 | НТМ | 0x0000_2003 | | 0x008 | Trace Funnel | 0x0000_3003 | | 0x00C | TPIU | 0x0000_4003 | | 0x010 | End of Table | 0x0000_0000 | | 0x014 - 0xEFC | Unused | 0x0000_0000 | | 0xF00 - 0xFCC | Reserved | 0x0000_0000 | | 0xFD0 | PID4 | 0x0000_0000 | | 0xFD4 | PID5 | 0x0000_0000 | | 0xFD8 | PID6 | 0x0000_0000 | | 0xFDC | PID7 | 0x0000_0000 | | 0xFE0 | PID0 | 0x0000_0000 | | 0xFE4 | PID1 | 0x0000_0007 | | 0xFE8 | PID2 | 0x0000_0009 | | 0xFEC | PID3 | 0x0000_0000 | | 0xFF0 | CID0 | 0x0000_000D | | 0xFF4 | CID1 | 0x0000_0010 | # Table 3-11. Debug ROM contents for Debug ROM 2 (CoreSight ROM) (continued) | ADDRESS OFFSET see Table 3-9 | DESCRIPTION | VALUE | |------------------------------|-------------|-------------| | 0xFF8 | CID2 | 0x0000_0005 | | 0xFFC | CID3 | 0x0000_00B1 | ### 3.11 Built-In Self Test (BIST) Features ### 3.11.1 STC/LBIST The TMS470M family supports a logic built-in self test (LBIST or CPUBIST) of the M3 CPU. LBIST testing can be performed in two modes of operation: - **Full Execution.** In this mode, the full suite of test patterns is run without interruption. This test is started via CPU control and is well suited for use at device start up. - Cyclic Execution. During cyclic execution, a small percentage of time will be dedicated to running a subset of the self-test (STC Intervals). This mode is well suited for executing on a periodic basis to minimize the bandwidth use. After all STC intervals are executed, all test patterns will have been run. ### NOTE - The application will need to disable peripherals and or interrupts to avoid missing interrupts. - 2. No debugger interaction is possible with the CPU during self test. This includes access to memory and registers since access is through the CPU. The default value of the LBIST clock prescaler (STCDIV) is *divide-by-1*; however, the maximum STC CLK is limited by the current consumption and supply capability of the Vreg. For specified maximum STC clock rates for specified operating frequencies, see Table 3-12. Table 3-12. Maximum STC Clock Frequencies vs HCLK<sup>(1)</sup> | HCLK<br>FREQUENCY (MHz) | STC DIVIDER<br>(STC_DIV+1) | STC CLOCK<br>FREQUENCY (MHz) | |-------------------------|----------------------------|------------------------------| | 80 | 2 | 40 | | 72 | 2 | 36 | | 56 | 2 | 28 | | 28 | 1 | 28 | (1) The maximum LBIST STC clock frequency is limited to 40MHz. - A. A single LBIST interval is 158 STC CLK cycles in duration, excluding clock transition timing of 20 cycles. - B. This device has 555 total intervals. Figure 3-3. CPU BIST Intervals vs Coverage ### 3.11.2 MBIST The TMS470M supports memory built-in self test (MBIST) of the SRAM. The MBIST is accessible via the application in order to facilitate memory self test by the application by enabling the MBIST controllers associated with the specific RAMs to be tested. (For device-specific MBIST controller assignments, see Table 2-4.) The MBIST controller: - Supports testing of all system and peripheral RAM. - Captures the MBIST results in the MBIST status register (MSTFAIL). - Supports execution of each Memory BIST controller in parallel (MSINENA). For MSIENA bit assignments, see Table 2-4 - Supports execution of each Memory BIST controller individually (MSINENA). For MSIENA bit assignments, see Table 2-4 The MBIST controller selection is mapped to the MBIST controller/memory initialization enable register (MSIENA) within the SYS register frame. Each MBIST controller is enabled by setting the corresponding bit within this register and then enabling memory self-test via the memory self-test global enable within the global control register (MSTGCR.MSTGENA[3:0]). The MBIST controllers support execution of the following tests: - March13N, background 0 - March11N, background A - Checkerboard and Inverse Checkerboard - March13N, background 3, 0F, and 69 - PMOS Address decoder Algorithm - ROM2 algorithm for STC ### **NOTE** The algorithm to be applied is selectable via the memory self-test global control register algo selection field (MSTGCR.MBIST\_ALGSEL[7:0]). ### 3.12 Device Identification Code Register The device identification code register identifies the coprocessor status, an assigned device-specific part number, the technology family (TF), the I/O voltage, whether or not parity is supported, the levels of flash and RAM error detection, and the device version. The TMS470M device identification code base register value is 0X00366D05 and is subject to change based on the silicon version. | 31 30 | | | | | | | 17 16 | |-------|-----------------|---------|-----|-----|----------|-----|--------| | CP15 | PART NUMBER | | | | | | TF | | R-0 | R-0000000011011 | | | | | R-0 | | | 15 | | 13 | 12 | 11 | 10 | 9 | 8 | | | TF | | | PP | FLASHECC | | RAMECC | | | R-011 | | R-0 | R-1 | R-10 | | R-1 | | 7 | | | | 3 | 2 | 1 | 0 | | | | VERSION | | | 1 | 0 | 1 | | | | R-0000 | | | R-1 | R-0 | R-1 | LEGEND: R = Read only; -n = value after reset Figure 3-4. TMS470 Device ID Bit Allocation Register ### Table 3-13. TMS470 Device ID Bit Allocation Register Field Descriptions | Bit | Field | Value | Description | |-------|-------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | CP15 | | This bit indicates the presence of coprocessor (CP15). | | | | 0 | No coprocessor present in the device. | | | | 1 | Coprocessor present in the device. | | 30-17 | PART NUMBER | | These bits indicate the assigned device-specific part number. The assigned device-specific part number for the TMS470M device is 0000000011011. | | 16-13 | TF | | Technology family bit. These bits indicate the technology family (C05, F05, F035, C035). | | | | 0011 | F035 | | 12 | I/O VOLT | | I/O voltage bit. This bit identifies the I/O power supply. | | | | 0 | 3.3 V | | | | 1 | 5 V | | 11 | PP | | Peripheral parity bit. This bit indicates whether parity is supported. | | | | 0 | No parity on peripheral. | | | | 1 | Parity on peripheral. | | 10 | FLASHECC | | Flash ECC bits. These bits indicate the level of error detection and correction on the flash memory. | | | | 00 | No error detection/correction. | | | | 01 | Program memory with parity. | | | | 10 | Program memory with ECC. | | | | 11 | Reserved | | 8 | RAMECC | | RAM ECC bits. This bit indicates the presence of error detection and correction on the CPU RAM. | | | | 0 | RAM ECC not present. | | | | 1 | RAM ECC present. | | 7-3 | VERSION | | These bits identify the silicon version of the device. | | 2-0 | 101 | | Bits 2:0 are set to 101 by default to indicate a platform device. | ### 3.13 Device Part Numbers Table 3-14 lists all the available TMS470MF04207/TMS470MF03107 device configurations. ### **Table 3-14. Device Part Numbers** | DEVICE DADT NUMBER | SAP PART NUMBER | PROGRAM<br>MEMORY | PACKAGE TYPE | TEMPERATURE<br>RANGE | PbFREE/<br>GREEN <sup>(1)</sup> | | |--------------------|-----------------|-------------------|--------------|----------------------|---------------------------------|--| | DEVICE PART NUMBER | SAF FART NUMBER | FLASH<br>EEPROM | 100-PIN LQFP | -40°C to 125°C | | | | TMS470MF04207PZQ | X4MF04207SPZQQ1 | Х | X | Х | Х | | | TMS470MF03107PZQ | X4MF03107SPZQQ1 | Х | X | Х | Х | | <sup>(1)</sup> RoHS compliant products are compatible with the current RoHS requirements for all six substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials, unless exempt. Pb-Free products are RoHS Compliant, plus suitable for use in higher temperature lead-free solder processes (typically 245 to 260°C). Green products are RoHS and Pb-Free, plus also free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material). # 4 Device Operating Conditions # 4.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range, Q Version<sup>(1)</sup> | | | • | |--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------| | 0 | V <sub>CC</sub> <sup>(2)</sup> | -0.5 V to 2.1 V | | Supply voltage range: | V <sub>CCIOR</sub> , V <sub>CCAD</sub> , V <sub>CC</sub> (Flash pump) <sup>(2)</sup> | -0.5 V to 4.1 V | | Input voltage range: | All input pins | -0.5 V to 4.1 V | | Input clamp current: | I <sub>IK</sub> (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CCIOR</sub> )<br>All pins, except ADIN[0:15] | ±20 mA | | | $I_{IK}$ (V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CCIOR</sub> )<br>ADIN[0:15] | ±10 mA | | Operating free-air temperature range, T <sub>A</sub> : | Q version | -40°C to 125°C | | Operating junction temperature range, T <sub>J</sub> : | Standard | -40°C to 150°C | | Storage temperature range, T <sub>stg</sub> | -65°C to 150°C | | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 4.2 Device Recommended Operating Conditions<sup>(1)</sup> | | | | MIN | NOM | MAX | UNIT | |--------------------|-------------------------------------------|---------------------------------------------------|-------|------|------|------| | V <sub>CCIOR</sub> | Digital I/O and internal regulator supply | Digital I/O and internal regulator supply voltage | | | 3.6 | V | | V <sub>CC</sub> | Voltage regulator output voltage | Voltage regulator output voltage | | 1.55 | 1.70 | V | | V <sub>CCAD</sub> | MibADC supply voltage | | 3 | 3.3 | 3.6 | V | | $V_{CCP}$ | Flash pump supply voltage | Flash pump supply voltage | | 3.3 | 3.6 | V | | V <sub>SS</sub> | Digital logic supply ground | Digital logic supply ground | | 0 | | V | | V <sub>SSAD</sub> | MibADC supply ground | MibADC supply ground | | | 0.1 | V | | T <sub>A</sub> | Operating free-air temperature | Q versio | n -40 | | 125 | °C | | TJ | Operating junction temperature | | -40 | | 150 | °C | <sup>(1)</sup> All voltages are with respect to $V_{SS}$ , except $V_{CCAD}$ , which is with respect to $V_{SSAD}$ . <sup>(2)</sup> All voltage values are with respect to their associated grounds. # Electrical Characteristics Over Recommended Operating Free-Air Temperature Range, Q $\mbox{Version}^{(1)(2)}$ 4.3 | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------------------------------|-------------------------|------------------------|--------------------------|------| | V <sub>hys</sub> | Input hysteresis | | 150 | | | mV | | | V <sub>IL</sub> | Law Israel Countries Itania | All inputs <sup>(3)</sup> | | -0.3 | | 0.8 | V | | | Low-level input voltage | OSCIN | | | | 0.2 V <sub>CC</sub> | V | | \/ | Lligh level input voltage | All inputs <sup>(3)</sup> | | 2 | | V <sub>CCIOR</sub> + 0.3 | V | | $V_{IH}$ | High-level input voltage | OSCIN | | 0.8 V <sub>CC</sub> | | | V | | <br> | | $I_{OL} = I_{OL} MAX$ | | | 0.2 V <sub>CCIOR</sub> | | | | V <sub>OL</sub> | Low-level output voltage | | I <sub>OL</sub> = 50 μA<br>Standard mode | | | 0.2 | V | | VOL . | Low level output voltage | | I <sub>OL</sub> = 50 μA<br>Impedance Control<br>mode | | | 0.2 V <sub>CCIOR</sub> | | | | | | | | | | | | V | High-level output voltage | | I <sub>OH</sub> = 50 μA<br>Standard mode | V <sub>CCIOR</sub> -0.2 | | | V | | V <sub>OH</sub> | riigiriever output voitage | | I <sub>OH</sub> = 50 μA<br>Impedance Control<br>mode | 0.8 V <sub>CCIOR</sub> | | | | | I <sub>IC</sub> | Input clamp current (I/O pin | $V_I < V_{SSIO}$ - 0.3 or $V_I$<br>> $V_{CCIOR}$ + 0.3 | -2 | | 2 | mA | | | | | I <sub>IH</sub> Pulldown | $V_I = V_{CCIOR}$ | 45 | | 190 | μΑ | | I <sub>I</sub> | Input current (I/O pins) | I <sub>IL</sub> Pullup | $V_I = V_{SS}$ | -190 | | -45 | | | ų | input current (i/O pins) | All other pins | No pullup or pulldown | -1 | | 1 | | | I <sub>OL</sub> | Low-level output tcurrent | Adaptive impedance<br>4 mA Buffer | $V_{OL} = V_{OL} MAX$ | | | 4 | mA | | I <sub>OH</sub> | High-level output current | Adaptive impedance<br>4 mA Buffer | V <sub>OH</sub> = V <sub>OH</sub> MIN | -4 | | | mA | | I <sub>CC</sub> | V <sub>CC</sub> digital supply current (cregulator disabled) | HCLK = 80 MHz,<br>VCLK = 80 MHz,<br>V <sub>CC</sub> = 1.70 V <sup>(5)</sup> | | | 115 | mA | | Source currents (out of the device) are negative while sink currents (into the device) are positive. <sup>&</sup>quot;All frequencies" will include all specified device configuration frequencies. The $V_{IL}$ here does not apply to the OSCIN, and $\overline{\text{RST}}$ pins; For $\overline{\text{RST}}$ and PORRST exceptions, see Section 5.1. Parameter does not apply to input-only or output-only pins. Maximum currents are measured using a system-level test case. This test case exercises all of the device peripherals concurrently (excluding MBIST and STC LBIST). # Electrical Characteristics Over Recommended Operating Free-Air Temperature Range, Q Version (continued) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|-----|------|--| | | V <sub>CCIOR</sub> IO and digital supply current (operating mode, internal regulator enabled) | HCLK = 80 MHz,<br>VCLK = 80 MHz,<br>No DC load,<br>V <sub>CCIOR</sub> = 3.6 V <sup>(5)(6)</sup> | | | 120 | | | | Iccior | V <sub>CCIOR</sub> IO and digital supply current (LBIST execution, internal regulator enabled) <sup>(7)</sup> | $\label{eq:harmonic} \begin{split} & \text{HCLK} = 80 \text{ MHz}, \\ & \text{VCLK} = 80 \text{ MHz}, \\ & \text{STCCLK} = 40 \text{ MHz}, \\ & \text{No DC load}, \\ & \text{V}_{\text{CCIOR}} = 3.6 \text{ V}^{(6)} \end{split}$ | | | 170 | mA | | | CCIOR | V <sub>CCIOR</sub> IO and digital supply current (MBIST execution, internal regulator enabled) <sup>(8)</sup> | HCLK = 80 MHz,<br>VCLK = 80 MHz,<br>$No DC load, V_{CCIOR}$<br>$= 3.6 V^{(6)}$ | | | TBD | | | | | V <sub>CCIOR</sub> IO and digital supply current (doze mode, internal regulator enabled) | No DC load,<br>V <sub>CCIOR</sub> = 3.6 V <sup>(6)(9)</sup> | | 2 <sup>(10)</sup> | | | | | | V <sub>CCIOR</sub> IO and digital supply current (sleep mode, internal regulator enabled) | No DC load,<br>V <sub>CCIOR</sub> = 3.6 V <sup>(6)(9)</sup> | | 200 <sup>(10)</sup> | | μA | | | I <sub>CCAD</sub> | V <sub>CCAD</sub> supply current (operating mode) | All frequencies,<br>V <sub>CCAD</sub> = 3.6 V <sup>(11)</sup> | | | 8 | mA | | | | | V <sub>CCP</sub> = 3.6 V read operation <sup>(5)</sup> | | | 10 | | | | I <sub>CCP</sub> | V <sub>CCP</sub> pump supply current | $V_{CCP} = 3.6 \text{ V}$<br>program <sup>(11)</sup> | | | 75 | mA | | | | | V <sub>CCP</sub> = 3.6 V erase | | | 75 | | | | I <sub>CCTOTAL</sub> (12) | V <sub>CCIOR</sub> + V <sub>CCAD</sub> + V <sub>CCP</sub> total digital supply current (operating mode, internal regulator enabled) | $\label{eq:harmonic} \begin{split} & \text{HCLK} = 80 \text{ MHz}, \\ & \text{VCLK} = 80 \text{ MHz}, \\ & \text{No DC load,} \\ & \text{V}_{\text{CCIOR}} = 3.6 \text{ V}^{(5)(6)} \end{split}$ | | | 135 | mA | | | | V <sub>CCIOR</sub> + V <sub>CCAD</sub> + V <sub>CCP</sub> total digital supply current (doze mode, internal regulator enabled) | No DC load,<br>V <sub>CCIOR</sub> = 3.6 V <sup>(6)(9)</sup> | | 2 <sup>(10)</sup> | | | | | | V <sub>CCIOR</sub> + V <sub>CCAD</sub> + V <sub>CCP</sub> total digital supply current (sleep mode, internal regulator enabled) | No DC load,<br>V <sub>CCIOR</sub> = 3.6 V <sup>(6)(9)</sup> | | 200 <sup>(10)</sup> | | μA | | | C <sub>I</sub> | Input capacitance | | 6 | | | pF | | | Co | Output capacitance | | 7 | | | pF | | - (6) I/O pins configured as inputs or outputs with no load. All pulldown inputs ≤ 0.2 V. All pullup inputs ≥ V<sub>CCIO</sub> 0.2 V. ECLK output ≤ 2 MHz. - (7) LBIST current specified is peak current for the maximum supported operating clock (HCLK = 80 MHz) and STC CLK = HCLK/2. Lower current consumption can be achieved by configuring a slower STC Clock frequency. The current peak duration can last for the duration of 1 LBIST test interval. - (8) MBIST currents specified are for execution of MBIST on all RAMs in parallel. Lower current consumption can be achieved by sequenced execution of MBIST on each of the RAM spaces available. - (9) For Flash banks/pumps in sleep mode. - (10) Typical doze and sleep currents represent measurements under nominal conditions (baseline/nominal material, 30°C, 3.3 V). - (11) Assumes reading from one bank while programming the same bank. - (12) Total device operating current is derived from the total I<sub>CCIOR</sub>, I<sub>CCAD</sub>, and I<sub>CCP</sub> in normal operating mode excluding MBIST and LBIST execution. It is expected that the total will be less than the sums of the values of the individual components due to statistical calculations involved in producing the specification values. ## **Peripheral Information and Electrical Specifications** #### RST and PORRST Timings 5.1 ### Table 5-1. Timing Requirements for PORRST<sup>(1)</sup> (see Figure 5-1) | NO. | | | MIN | MAX | UNIT | |-----|--------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|------| | | V <sub>CCPORL</sub> | V <sub>CC</sub> low supply level when RST becomes active | 1.30 | | V | | | V <sub>CCPORH</sub> | V <sub>CC</sub> high supply level when RST becomes active | | 1.80 | V | | | V <sub>CCIOPORL</sub> | V <sub>CCIO</sub> low supply level when PORRST must be active during power up | | 1.1 | V | | | V <sub>CCIOPORH</sub> | V <sub>CCIO</sub> high supply level when PORRST must remain active during power up and become active during power down | 3.0 | | V | | | V <sub>IL</sub> <sup>(2)</sup> | Low-level input voltage after V <sub>CCIOR</sub> > V <sub>CCIOPORH</sub> | | 0.2 V <sub>CCIOR</sub> | V | | | V <sub>OH</sub> <sup>(3)</sup> | High-level output voltage after V <sub>CCIOR</sub> > V <sub>CCIOPORH</sub> | 0.8 V <sub>CCIOR</sub> | | V | | | V <sub>IL(PORRST)</sub> | Low-level input voltage of PORRST before V <sub>CCIOP</sub> > V <sub>CCIOPORL</sub> | | 0.5 | V | | 3 | t <sub>su(PORRST)r</sub> | Setup time, PORRST active before V <sub>CCIOR</sub> > V <sub>CCIOPORL</sub> during power up | 0 | | ms | | 5 | t <sub>su(VCCIOR)r</sub> | Setup time, V <sub>CCIOR</sub> > V <sub>CCIOPORL</sub> before V <sub>CC</sub> > V <sub>CCPORL</sub> | 0 | | ms | | 6 | t <sub>h(PORRST)r</sub> | Hold time, PORRST active after V <sub>CC</sub> > V <sub>CCPORH</sub> | 1 | | ms | | 7 | t <sub>su(PORRST)f</sub> | Setup time, PORRST active before V <sub>CC</sub> ≤ V <sub>CCPORH</sub> during power down | 8 | | μs | | 8 | t <sub>h(PORRST)rio</sub> | Hold time, PORRST active after V <sub>CCIOP</sub> > V <sub>CCIOPORH</sub> | 1 | | ms | | 9 | t <sub>h(PORRST)d</sub> | Hold time, PORRST active after V <sub>CCIOR</sub> < V <sub>CCIORPORL</sub> | 0 | | ms | | 10 | t <sub>su(PORRST)fio</sub> | Setup time, PORRST active before V <sub>CC</sub> ≤ V <sub>CCIOPORH</sub> during power down | 0 | | ns | | 11 | t <sub>su(VCCIO)f</sub> | Setup time, V <sub>CC</sub> < <sub>VCCPORE</sub> before V <sub>CCIO</sub> < V <sub>CCIOPORL</sub> | 0 | | ns | | | t <sub>f(PORRST)</sub> | Filter time PORRST, pulses less than MIN get filtered out; pulses greater than MAX generate a reset. | 30 | 150 | ns | | | t <sub>f(RST)</sub> | Filter time RST, pulses less than MIN get filtered out; pulses greater than MAX generate a reset. | 40 | 150 | ns | - When the $V_{CC}$ timing requirements for $\overline{PORRST}$ are satisfied, there are no timing requirements for $V_{CCP}$ . Corresponds to $\overline{PORRST}$ . - (2) (3) Corresponds to RST. V<sub>cc</sub> (1.55 V) $V_{CCP}/V_{CCIOR}$ (3.3 V) Note: $V_{CC}$ is provided by the on-chip voltage regulator during normal application run time. It is not recommended to use the device in an application with the Vreg disabled due to potential glitching issues; however, if used in this mode, the application should ensure that the specified voltage ranges for V<sub>CC</sub> are maintained. Figure 5-1. PORRST Timing Diagram ## Table 5-2. Switching Characteristics Over Recommended Operating Conditions for RST and PORRST<sup>(1)</sup> | | PARAMETER | MIN | MAX | UNIT | | |-----------------------|----------------------------------------------------------------------------------|-------------------------|-----|------|--| | | Valid time, RST active after PORRST inactive | 1024t <sub>c(OSC)</sub> | | 20 | | | t <sub>v(RST)</sub> | Valid time, RST active (all others) | 8t <sub>c(VCLK)</sub> | | ns | | | V <sub>CCIOPORL</sub> | Vccio low supply level when PORRST must be active during power-up and power-down | | 1.1 | V | | (1) Specified values do NOT include rise/fall times. For rise and fall timings, see Table 5-13. #### Table 5-3. Internal Voltage Regulator Specifications | PARAMETER | | | MAX | UNIT | |---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----|------|------| | t <sub>D(VCCIOR)0-3</sub> | Delay time, input supply to ramp from 0 V to 3 V | | | μs | | t <sub>V(PORRST)L</sub> | Valid time, PORRST active after input supply becomes ≥ 3.0 V | 1 | | ms | | V <sub>CCIORmin(PORRST)f</sub> | Minimum input voltage, when PORRST must be made active during power down or brown out | 3.0 | | V | | C <sub>(VCC)core</sub> Capacitance distributed over core V <sub>CC</sub> pins for voltage regulator stability | | 1.2 | 6.0 | μF | | ESR <sub>(max)core</sub> | Total combined ESR of stabilization capacitors on core V <sub>CC</sub> pins | 0 | 0.75 | Ω | Figure 5-2. PORRST Timing Requirements #### Table 5-4. VREG Recommended Operation Conditions | PARAMETER | | CONDITIONS | MIN | MAX | UNIT | |-----------------|-----------------------------|-------------------------------|-----|-----|------| | | | Normal mode, regulator active | . 0 | | mA | | I <sub>CC</sub> | V <sub>CC</sub> Load Rating | Sleep mode, regulator active | | 5 | mA | | | | Off, enable forced off | - | - | μA | #### Table 5-5. VREG Sleep-Mode Timing Characteristics (1) | | PARAMETER | MIN | MAX | UNIT | |---------------------------|----------------------------------------------------|-----|-----|------| | t <sub>normal-sleep</sub> | Transition time between normal mode and sleep mode | | 70 | ns | | t <sub>sleep-normal</sub> | Transition time between sleep mode and normal mode | | 3.5 | μs | (1) These times only reflect VREG transition times. Times for other components are not included. #### 5.1.1 Sequence to Wake Up from Doze Mode In doze mode, the HCLK, GCLK, VCLK, and VCLK2 are all turned off. Also, the main oscillator is the only clock source running while in doze mode. For more details on the doze mode, see the *TMS470M Series Technical Reference Manual* (literature number SPNU495). Doze mode is not supported if the internal voltage regulator is disabled. The RTICLK is still active, which allows the RTI module to generate periodic wake up interrupts, if required. The other wake-up options are: external interrupts via GIO pins, CAN message, and SCI/LIN. The sequence for waking up from doze mode is described below: - 1. Wake-up request is received/generated. Figure 5-3 shows the CAN module generating the wakeup interrupt. - 2. This wake-up event causes the core VREG to wake up. - 3. Since the main oscillator is running already it is used as the clock source upon wake up. - 4. The software runs using the main oscillator as the clock source. Also, the PLL can now be enabled. - 5. Once the PLL has acquired LOCK, the software can switch over to using the PLL output clock for normal operation. Figure 5-3. Wake Up From Doze Mode #### 5.1.2 Sequence to Wake Up from Sleep Mode In sleep mode, **all** the clocks are turned off: HCLK, GCLK, VCLK2, and RTICLK. All the clock sources are also disabled. For more details on sleep mode, see the *TMS470M Series Technical Reference Manual* (literature number SPNU495). Sleep mode is not supported if the internal voltage regulator is disabled. The wake-up options are: external interrupts via GIO pins, CAN, and SCI/LIN. The sequence for waking up from the sleep mode is described below: - 1. Wake-up request is received/generated. Figure 5-4 shows the CAN module generating the wake-up interrupt based on a message received. - 2. This wake-up event causes the on-chip VREG to wake up. - 3. Once the on-chip VREG wakes up, the CPU and the main oscillator start to wake up. - 4. Once the main oscillator output is valid, the software runs using the main oscillator as the clock source. The software can prepare for normal operation. Also, now the PLL can be enabled. - 5. Once the PLL has acquired LOCK, the software can switch over to using the PLL output clock for normal operation. Figure 5-4. Wake Up From Sleep Mode ## Table 5-6. Summary of Wake Up from Low-Power Modes<sup>(1)</sup> | MODE | CLOCK<br>SOURCE<br>ACTIVE | ACTIVE<br>CLOCKS | WAKE-HO ODHONG CHOCK | | WAKE-UP TIMES | |-------|---------------------------|------------------|--------------------------------------------|------------|---------------------------------------------------------------------------------------| | Doze | Oscillator | RTICLK1 | GIO interrupts, CAN Rx,<br>SCI/LIN Rx, RTI | Oscillator | VREG wake $up^{(2)}$ + flash pump sleep $^{(3)}$ + flash pump standby $^{(4)}$ | | Sleep | , | | GIO interrupts, CAN Rx,<br>SCI/LIN Rx | Oscillator | VREG wakeup + Osc. startup + 1024 Osc. cycles + flash pump sleep + flash pump standby | - (1) Low-power modes are not supported if the internal voltage regulator is disabled. - (2) VREG wake up = t<sub>halt-normal</sub> (see Table 5-4). - (3) Flash pump sleep = minimum time for which the flash pump is in sleep mode before it enters standby mode = 20 μs. The flash pump sleep to standby counter must be programmed such that the (counter value X wake-up clock source period) is at least 20 μs. - (4) Flash pump standby = minimum time for which the flash pump is in standby mode before it enters active mode = 1 μs. The flash pump standby2active counter must be programmed such that the (counter value X wake-up clock source period) is at least 1 μs. #### **NOTE** The flash banks will wake up in parallel with the flash pump. The flash banks can wake up faster than the flash pump and therefore the overall flash module wake-up time is determined by the pump wake-up time. #### 5.2 PLL and Clock Specifications Table 5-7. Timing Requirements for PLL Circuits Enabled or Disabled | | PARAMETER | MIN | MAX | UNIT | |-----------------------|----------------------------|-----|-----|------| | f <sub>(OSC)</sub> | Input clock frequency | 5 | 20 | MHz | | t <sub>c(OSC)</sub> | Cycle time, OSCIN | 50 | | ns | | t <sub>w(OSCIL)</sub> | Pulse duration, OSCIN low | 15 | | ns | | t <sub>w(OSCIH)</sub> | Pulse duration, OSCIN high | 15 | | ns | #### 5.2.1 External Reference Resonator/Crystal Oscillator Clock Option The oscillator is enabled by connecting the appropriate fundamental 5-20 MHz resonator/crystal and load capacitors across the external OSCIN and OSCOUT pins as shown in Figure 5-5(a). The oscillator is a single stage inverter held in bias by an integrated bias resistor. TI strongly encourages each customer to submit samples of the device to the resonator/crystal vendors for validation. Vendors are equipped to determine which load capacitors will best tune their resonator/crystal to the microcontroller device for optimum start-up and operation over temperature/voltage extremes. #### 5.2.2 External Clock Source An external oscillator source can be used by connecting a 1.5-V clock signal to the OSCIN pin and leaving the OSCOUT pin unconnected (open) as shown in Figure 5-5(b). A. The values of C1 and C2 should be provided by the resonator/crystal vendor. Figure 5-5. Recommended Crystal/Clock Connection #### 5.2.3 LPO and Clock Detection LPO and clock detection The LPOCLKDET module consists of a clock monitor (CLKDET) and 2 low-power oscillators (LPO): a low-frequency (LF) and a high-frequency (HF) oscillator. The CLKDET is a supervisor circuit for an externally supplied clock signal. In case the externally supplied clock frequency falls out of a frequency window, the clock detector flags this condition and switches to the HF LPO clock (limp mode). The OSCFAIL flag and clock switch-over remain, regardless of the behavior of the oscillator clock signal. The only way OSCFAIL can be cleared (and OSCIN be again the driving clock) is a power-on reset. Table 5-8. LPO and Clock Detection | P | ARAMETER | MIN | TYP | MAX | UNIT | |-----------------------------|------------------|------|-----|------|------| | invalid fraguency | Lower threshold | 1.5 | | 5.0 | MHz | | invalid frequency | Higher threshold | 20.0 | | 50.0 | MHz | | limp mode frequency (HFosc) | | 9.0 | 12 | 14.0 | MHz | | LFosc frequency | | 79 | 90 | 110 | kHz | | HFosc frequency | | 9.0 | 12 | 14.0 | MHz | Figure 5-6. LPO and Clock Detection #### 5.2.4 Device Clock Domains Block Diagram The clock domains block diagram and GCM clock source assignments are given in Figure 5-7 and Table 5-9. Figure 5-7. Device Clock Domains Block Diagram **Table 5-9. GCM Clock Source Assignments** | GCM SOURCE NUMBER | CLOCK SOURCE | |-------------------|--------------| | 0 | OSCIN | | 1 | F035 FMzPLL | | 2 | Reserved | | 3 | Reserved | | 4 | LF OSC | | 5 | HF OSC | | 6 | Reserved | | 7 | Reserved | Product Folder Link(s): TMS470MF04207 TMS470MF03107 | | PARAMETER | TEST CONDITIONS (6) | MIN | MAX | UNIT | |----------------------------|-------------------------------------------------------------------|---------------------------------------------|----------------------|---------------------|------| | | | Pipeline mode enabled | | 80 | | | f <sub>(HCLK)</sub> | System clock frequency | Pipeline mode disabled, 0 flash wait states | | 28 | MHz | | f <sub>(PROG/ERASE)</sub> | System clock frequency Flash programming/erase | | | 80 | MHz | | f <sub>(VCLK/VCLK2)</sub> | Peripheral VBUS clock frequency | | | f <sub>(HCLK)</sub> | MHz | | f <sub>(ECLK)</sub> | External clock output frequency for ECP Module | | | 20 | MHz | | f <sub>(RCLK)</sub> | RCLK - Frequency out of PLL macro 180 MHz into R-divider | | | 180 | MHz | | | | Pipeline mode enabled | 12.50 | | | | $t_{c(HCLK)}$ | Cycle time, system clock | Pipeline mode disabled, 0 flash wait states | 35.71 | | ns | | t <sub>c(PROG/ERASE)</sub> | Cycle time, system clock - Flash programming/erase | | 12.50 | | ns | | t <sub>c(VCLK/VCLK2)</sub> | Cycle time, peripheral clock | | t <sub>c(HCLK)</sub> | | ns | | t <sub>c(ECLK)</sub> | Cycle time, ECP module external clock output | | 50.0 | | ns | | t <sub>c(PLLDIV)</sub> | Cycle time, minimum input cycle time for the PLL divider (PLLDIV) | | 5.56 | | ns | - parameters such that NF $\leq$ 120 and (f<sub>(OSC)</sub> / NR \*NF) $\leq$ 400. - $f_{(VCLK)} = f_{(HCLK)} / X$ , where $X = \{1,2,3,4,5,6,7,8,9,10,1,12,13,14,15,16\}$ . X is the peripheral VBUS clock divider ratio determined by the VCLKR[3:0] bits in the SYS module. - Enabling FM mode can reduce maximum rated operating frequencies. The degree of impact is application-specific and the specific settings, as well as the impact of the settings, should be discussed and agreed upon prior to using FM modes. Use of FM modes do not impact the maximum rated external clock output, $f_{(ECLK)}$ , for the ECP module. Pipeline mode enabled or disabled is determined by FRDCNTL[2:0]. - f(ECLK) = f(VCLK) / N, where N = {1 to 65536}. N is the ECP prescale value defined by the ECPCTRL.[15:0] register bits in the ECP (4)module. - ECLK output will increase radiated emissions within the system that is used. Rated emissions at the device level do not include (5)emissions due to ECLK output. - All test conditions assume FM Mode disabled and RAM ECC enabled with 0 waitstates for RAM. Figure 5-8. Timing - Wait States #### NOTE If FMzPLL frequency modulation is enabled, special care must be taken to ensure that the maximum system clock frequency f(HCLK) and peripheral clock frequency f(VCLK) are not exceeded. The speed of the device clocks may need be derated to accommodate the modulation depth when FMzPLL frequency modulation is enabled. #### 5.2.4.1 ECLK Specification ## Table 5-11. Switching Characteristics Over Recommended Operating Conditions for External Clocks<sup>(1)(2)</sup> (see Figure 5-9) | NO. | PARAMETER | | TEST CONDITIONS | MIN | MAX | UNIT | |-----|----------------------------------------------|---------------------------|--------------------------------------------------|------------------------------------------|-----|------| | 1 | t <sub>w(EOL)</sub> Pulse duration, ECLK low | | Under all prescale factor combinations (X and N) | 0.5 <sub>tc(ECLK)</sub> - t <sub>f</sub> | | ns | | 2 | t <sub>w(EOH)</sub> | Pulse duration, ECLK high | Under all prescale factor combinations (X and N) | 0.5t <sub>c(ECLK)</sub> - t <sub>r</sub> | | ns | - 1) X = {1,2,3,4,5,6,7,8,9,10,11,12,13,14,15,16}. X is the VBUS interface clock divider ratio determined by the CLKCNTL.[19:16] bits in the SYS module. - (2) N = {1 to 65536}. N is the ECP prescale value defined by the ECPCNTL.[15:0] register bits in the SYS module. Figure 5-9. ECLK Timing Diagram #### 5.2.5 JTAG Timing # Table 5-12. JTAG Scan Interface Timing (JTAG Clock specification 10-MHz and 50-pF Load on TDO Output) (see Figure 5-10 | • | • | | | | | |-----|---------------------------------|---------------------------------------------|-----|-----|------| | NO. | | | MIN | MAX | UNIT | | 1 | t <sub>c(JTAG)</sub> | Cycle time, JTAG low and high period | 50 | | ns | | 2 | t <sub>su(TDI/TMS</sub> - TCKr) | Setup time, TDI, TMS before TCK rise (TCKr) | 5 | | ns | | 3 | t <sub>h(TCKr</sub> -TDI/TMS) | Hold time, TDI, TMS after TCKr | 5 | | ns | | 4 | t <sub>h(TCKf</sub> -TDO) | Hold time, TDO after TCKf | 5 | | ns | | 5 | tartour -TDO) | Delay time, TDO valid after TCK fall (TCKf) | | 45 | ns | Figure 5-10. JTAG Scan Timings #### 5.2.6 Output Timings #### Table 5-13. Switching Characteristics for Output Timings Versus Load Capacitance (C<sub>L</sub>)<sup>(1)</sup> (see Figure 5-11) | | PARAMETER | | | UNIT | |----------------|------------------------------|-------------------------|----|------| | | | C <sub>L</sub> = 15 pF | 4 | | | | Adaptive impedance 4 mA pins | C <sub>L</sub> = 50 pF | 8 | no | | t <sub>r</sub> | Adaptive impedance 4 mA pins | C <sub>L</sub> = 100 pF | 15 | ns | | | | C <sub>L</sub> = 150 pF | 21 | | | | | C <sub>L</sub> = 15 pF | 5 | | | | Adaptiva impadance 4 mA nine | C <sub>L</sub> = 50 pF | 8 | 20 | | t <sub>f</sub> | Adaptive impedance 4 mA pins | C <sub>L</sub> = 100 pF | 12 | ns | | | | C <sub>L</sub> = 150 pF | 17 | | (1) Peripheral output timings given within this document are measured in either standard buffer or impedance control mode. Figure 5-11. CMOS-Level Outputs #### 5.2.7 Input Timings Table 5-14. Timing Requirements for Input Timings<sup>(1)</sup> (see Figure 5-12) | | | MIN | MAX | UNIT | |-----------------|---------------------------|---------------------------|-----|------| | t <sub>pw</sub> | Input minimum pulse width | t <sub>c(VCLK)</sub> + 10 | | ns | (1) $t_{c(VCLK)}$ = peripheral VBUS clock cycle time = 1 / $f_{(VCLK)}$ . Figure 5-12. CMOS-Level Inputs #### 5.2.8 Flash Timings #### Table 5-15. Timing Requirements for Program Flash | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |----------------------------|------------------------------------------------------------------------------------------------------|------------------------------------|-----|------|----------------------|--------| | | | From Sleep Mode to<br>Standby Mode | 20 | | | | | | Flash pump stabilization time | From Standby Mode to Active Mode | 1 | | | | | t <sub>acc_delay</sub> | Floop honk stabilization time | From Sleep Mode to<br>Standby Mode | 1.9 | | | μs | | | Flash bank stabilization time | From Standby Mode to Active Mode | 0.1 | | | | | t <sub>prog(16-bit)</sub> | Half-word (16-bit) programming time | | 5 | 36.5 | | μs | | | 384k-byte programming time <sup>(1)</sup> | | | 3.6 | | • | | <sup>T</sup> prog(Total) | 448k-byte programming time <sup>(1)</sup> | | | 4.0 | | S | | t <sub>erase(sector)</sub> | Sector erase time | | | 1.5 | 15 | s | | N <sub>wec</sub> | Write/erase cycles at TA = -40 to125°C with 15-year Data Retention requirement | | | | 1000 <sup>(2)</sup> | cycles | | | Write/erase cycles at TA = -40 to 125°C EEPROM emulation requirement for 16k flash sectors in Bank 1 | | | | 25000 <sup>(2)</sup> | cycles | t<sub>prog(Total)</sub> programming time includes overhead of state machine, but does not include data transfer time. Flash write/erase cycles and data retention specifications are based on a validated implementation of the TI flash API. Non-TI flash API implementation is not supported. For detailed description see the F035 Flash Validation Procedure (SPNA127). #### **SPIn Master Mode Timing Parameters** # Table 5-16. SPIn Master Mode External Timing Parameters (CLOCK PHASE = 0, SPInCLK = output, SPInSIMO = output, and SPInSOMI = input) $^{(1)(2)(3)}$ (see Figure 5-13 and Figure 5-14) | NO. | | | MIN | MAX | UNIT | |---------------------|-----------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------| | 1 | t <sub>c(SPC)M</sub> | Cycle time, SPICLK <sup>(4)</sup> | 90 | 256t <sub>c(VCLK)</sub> | | | 2 <sup>(5)</sup> | t <sub>w(SPCH)M</sub> | Pulse duration, SPICLK high (clock polarity = 0) | $0.5t_{c(SPC)M}$ - $t_r$ | 0.5t <sub>c(SPC)M</sub> + 5 | | | | t <sub>w(SPCL)M</sub> | Pulse duration, SPICLK low (clock polarity = 1) | 0.5t <sub>c(SPC)M</sub> - t <sub>f</sub> | 0.5t <sub>c(SPC)M</sub> + 5 | | | 3 <sup>(5)</sup> | t <sub>w(SPCL)M</sub> | Pulse duration, SPICLK low (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - t <sub>f</sub> | $0.5t_{c(SPC)M} + 5$ | | | 3 <sup>(5)</sup> | t <sub>w(SPCH)M</sub> | Pulse duration, SPICLK high (clock polarity = 1) | $0.5t_{c(SPC)M}$ - $t_r$ | $0.5t_{C(SPC)M} + 5$ | | | 4 <sup>(5)</sup> | t <sub>d</sub> (SIMO-SPCL)M | Delay time, SPISIMO data valid before SPICLK low (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - 15 | | | | | t <sub>d(SIMO-SPCH)M</sub> | Delay time, SPISIMO data valid before SPICLK high (clock polarity = 1) | 0.5t <sub>c(SPC)M</sub> - 15 | | | | 5 <sup>(5)</sup> | t <sub>v(SPCL-SIMO)M</sub> | Valid time, SPISIMO data valid (clock polarity = 0) | $0.5t_{c(SPC)M}$ - $t_{f(SPC)}$ | | | | 5(-7 | t <sub>v(SPCH-SIMO)M</sub> | Valid time, SPISIMO data valid (clock polarity = 1) | 0.5t <sub>c(SPC)M</sub> - t <sub>r(SPC)</sub> | | | | 6 <sup>(5)</sup> | t <sub>su(SOMI-SPCL)M</sub> | Setup time, SPISOMI before SPICLK low (clock polarity = 0) | 4 | | | | 0(4) | t <sub>su(SOMI-SPCH)M</sub> | Setup time, SPISOMI before SPICLK high (clock polarity = 1) | 4 | | ns | | 7 <sup>(5)</sup> | t <sub>h(SPCL-SOMI)M</sub> | Hold time, SPISOMI data valid after SPICLK low (clock polarity = 0) | 8 | | | | 7(*) | t <sub>h(SPCH-SOMI)M</sub> | Hold time, SPISOMI data valid after SPICLK high (clock polarity = 1) | 8 | | | | 8(5)(6) | | Setup time CS active until SPICLK high (clock polarity = 0) | $ \begin{array}{c} (\text{C2TDELAY+CSHOLD+} \\ 2)^* t_{\text{c(VCLK)}} - t_{\text{f(SPICS)}} + \\ t_{\text{r(SPICLK)}} - 6 \end{array} $ | (C2TDELAY+CSHOLD+<br>2)*t <sub>C(VCLK)</sub> - t <sub>f(SPICS)</sub> +<br>t <sub>r(SPICLK)</sub> +38 | | | 0(0)(0) | <sup>†</sup> C2TDELAY | Setup time CS active until SPICLK low (clock polarity = 1) | $ \begin{array}{c} (\text{C2TDELAY+CSHOLD+} \\ 2)^* t_{\text{c(VCLK)}} \cdot t_{\text{f(SPICS)}} + \\ t_{\text{f(SPICLK)}} \cdot 6 \end{array} $ | (C2TDELAY+CSHOLD+<br>2)*t <sub>C(VCLK)</sub> - t <sub>f(SPICS)</sub> +<br>t <sub>f(SPICLK)</sub> +38 | | | 9 <sup>(5)(6)</sup> | | Hold time SPICLK low until CS inactive (clock polarity = 0) | $\begin{array}{c} 0.5^*t_{c(SPC)M} +\\ T2CDELAY^*t_{c(VCLK)} +\\ t_{c(VCLK)} -t_{f(SPICLK)} +\\ t_{r(SPICS)} -28 \end{array}$ | $\begin{array}{c} 0.5^*t_{c(SPC)M} +\\ T2CDELAY^*t_{c(VCLK)} +\\ t_{c(VCLK)} -t_{f(SPICLK)} +\\ t_{r(SPICS)} +8 \end{array}$ | | | | t <sub>T2</sub> CDELAY | Hold time SPICLK high until CS inactive (clock polarity = 1) | $\begin{array}{c} 0.5^*t_{c(SPC)M} +\\ T2CDELAY^*t_{c(VCLK)} +\\ t_{c(VCLK)} -t_{r(SPICLK)} +\\ t_{r(SPICS)} -28 \end{array}$ | $\begin{array}{c} 0.5^*t_{c(SPC)M} +\\ T2CDELAY^*t_{c(VCLK)} +\\ t_{c(VCLK)} - t_{r(SPICLK)} +\\ t_{r(SPICS)} +8 \end{array}$ | | | 10 | t <sub>SPIENA</sub> | SPIENAn sample point | C2TDELAY * $t_{c(VCLK)}$ - $t_{f(SPICS)}$ | C2TDELAY *t <sub>c(VCLK)</sub> | ns | The MASTER bit (SPIGCR1.0) is set and the CLOCK PHASE bit (SPIFMTx.16) is clear. $t_{c(VCLK)}$ = interface clock cycle time = 1 / $f_{(VCLK)}$ . (2) For rise and fall timings, see Table 5-13. When the SPI is in Master mode, the following must be true: • For PS values from 1 to 255: t ≥ (PS +1)t<sub>c(VCLK)</sub> ≥ 90 ns, where PS is the prescale value set in the SPIFMTx.[15:8] register bits. • For PS values of 0: t<sub>c(SPC)M</sub> = 2t<sub>c(VCLK)</sub> ≥ 90 ns. The active edge of the SPInCLK signal reference is controlled by the CLOCK POLARITY bit (SPIFMTx.17). C2TDELAY and T2CDELAY are programmed in the SPIDELAY register. Figure 5-13. SPI Master Mode External Timing (CLOCK PHASE = 0) Figure 5-14. SPI Master Mode Chip Select Timing (CLOCK PHASE = 0) # Table 5-17. SPIn Master Mode External Timing Parameters (CLOCK PHASE = 1, SPInCLK = output, SPInSIMO = output, and SPInSOMI = input)(1)(2)(3) (see Figure 5-15 and Figure 5-16) | NO. | | | MIN | MAX | UNIT | | |-------------------------|-----------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--| | 1 | t <sub>c(SPC)M</sub> | Cycle time, SPICLK <sup>(4)</sup> | 90 | 256t <sub>c(VCLK)</sub> | | | | 2 <sup>(5)</sup> | t <sub>w(SPCH)M</sub> | Pulse duration, SPICLK high (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - t <sub>r</sub> | 0.5t <sub>c(SPC)M</sub> + 5 | | | | | t <sub>w(SPCL)M</sub> | Pulse duration, SPICLK low (clock polarity = 1) | 0.5t <sub>c(SPC)M</sub> - t <sub>f</sub> | 0.5t <sub>c(SPC)M</sub> + 5 | | | | | t <sub>w(SPCL)M</sub> | Pulse duration, SPICLK low (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - t <sub>f</sub> | $0.5t_{c(SPC)M} + 5$ | | | | 3 <sup>(5)</sup> | t <sub>w(SPCH)M</sub> | Pulse duration, SPICLK high (clock polarity = 1) | $0.5t_{c(SPC)M}$ - $t_r$ | $0.5t_{c(SPC)M} + 5$ | | | | 4 (5) | t <sub>v(SIMO-SPCH)M</sub> | Valid time, SPISIMO data valid before SPICLK high (clock polarity = 0) | 0.5t <sub>c(SPC)M</sub> - 15 | | | | | 4 <sup>(5)</sup> | t <sub>v(SIMO-SPCL)M</sub> | Valid time, SPISIMO data valid before SPICLK low (clock polarity = 1) | 0.5t <sub>c(SPC)M</sub> - 15 | | | | | 5 <sup>(5)</sup> | t <sub>v(SPCH-SIMO)M</sub> | Valid time, SPISIMO data valid after SPICLK high (clock polarity = 0) | $0.5t_{c(SPC)M}$ - $t_{r(SPC)}$ | | | | | <b>5</b> ₹*7 | t <sub>v(SPCL-SIMO)M</sub> | Valid time, SPISIMO data valid after SPICLK low (clock polarity = 1) | $0.5t_{c(SPC)M}$ - $t_{f(SPC)}$ | | | | | 6 <sup>(5)</sup> | t <sub>su(SOMI-SPCH)M</sub> | Setup time, SPISOMI before SPICLK high (clock polarity = 0) | 4 | | ns | | | 6(*) | t <sub>su(SOMI-SPCL)M</sub> | Setup time, SPISOMI before SPICLK low (clock polarity = 1) | 4 | | 110 | | | <b>7</b> <sup>(5)</sup> | t <sub>h(SPCH-SOMI)M</sub> | Hold time, SPISOMI data valid after SPICLK high (clock polarity = 0) | 8 | | | | | <i>1</i> × * / | t <sub>h(SPCL-SOMI)M</sub> | Hold time, SPISOMI data valid after SPICLK low (clock polarity = 1) | 8 | | | | | 8 <sup>(5)(6)</sup> | | Setup time CS active until SPICLK high (clock polarity = 0) | $\begin{array}{c} \text{(C2TDELAY+CSHOLD+} \\ \text{2)*} t_{\text{c(VCLK)}} + 0.5 \text{*} t_{\text{c(SPC)M}} - \\ t_{\text{f(SPICS)}} + t_{\text{r(SPICLK)}} - 6 \end{array}$ | $ \begin{array}{c} \text{(C2TDELAY+CSHOLD+} \\ 2)^* t_{\text{c(VCLK)}} + 0.5^* t_{\text{c(SPC)M}} - \\ t_{\text{f(SPICS)}} + t_{\text{r(SPICLK)}} + 38 \end{array} $ | | | | 0 | <sup>†</sup> C2TDELAY | Setup time CS active until SPICLK low (clock polarity = 1) | $\begin{array}{c} \text{(C2TDELAY+CSHOLD+} \\ \text{2)*} t_{\text{c(VCLK)}} + 0.5 \text{*} t_{\text{c(SPC)M}} - \\ t_{\text{f(SPICS)}} + t_{\text{f(SPICLK)}} \text{-} 6 \end{array}$ | $ \begin{array}{c} (\text{C2TDELAY+CSHOLD+} \\ 2)^* t_{\text{c(VCLK)}} + 0.5^* t_{\text{c(SPC)M}} \\ t_{\text{f(SPICS)}} + t_{\text{f(SPICLK)}} + 38 \end{array} $ | | | | g(5)(6) | • | Hold time SPICLK low CS until inactive (clock polarity = 0) | $\begin{array}{c} T2CDELAY^*t_{C(VCLK)} + \\ t_{c(VCLK)} \cdot t_{f(SPICLK)} + \\ t_{r(SPICS)}\text{-}28 \end{array}$ | $\begin{array}{c} T2CDELAY^*t_{c(VCLK)} + \\ t_{c(VCLK)} - t_{f(SPICLK)} + \\ t_{r(SPICS)} + 8 \end{array}$ | | | | J. /. / | <sup>†</sup> T2CDELAY | Hold time SPICLK high until CS inactive (clock polarity = 1) | $\begin{array}{c} T2CDELAY^*t_{C(VCLK)} + \\ t_{c(VCLK)} \cdot t_{r(SPICLK)} + \\ t_{r(SPICS)}\text{-}28 \end{array}$ | $\begin{array}{c} T2CDELAY^*t_{c(VCLK)} + \\ t_{c(VCLK)} \cdot t_{r(SPICLK)} + \\ t_{r(SPICS)} + 8 \end{array}$ | | | | 10 <sup>(7)</sup> | t <sub>SPIENA</sub> | SPIENAn Sample Point | C2TDELAY * t <sub>c(VCLK)</sub> - t <sub>f(SPICS)</sub> | C2TDELAY * t <sub>c(VCLK)</sub> | ns | | - The MASTER bit (SPIGCR1.0) is set and the CLOCK PHASE bit (SPIFMTx.16) is clear. - $t_{c(VCLK)}$ = interface clock cycle time = 1 / $f_{(VCLK)}$ . (2) - (3) For rise and fall timings, see Table 5-13. - When the SPI is in Master mode, the following must be true: - For PS values from 1 to 255: $t \ge (PS + 1)t_{C(VCLK)} \ge 90$ ns, where PS is the prescale value set in the SPIFMTx.[15:8] register bits. - For PS values of 0: t<sub>c(SPC)M</sub> = 2t<sub>c(VCLK)</sub> ≥ 90 ns. (5) The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPIFMTx.17). - C2TDELAY and T2CDELAY is programmed in the SPIDELAY register. - C2TDELAY and T2CDELAY is programmed in the SPIDELAY register. Figure 5-15. SPI Master Mode External Timing (CLOCK PHASE = 1) Figure 5-16. SPI Master Mode Chip Select timing (CLOCK PHASE = 1) #### **SPIn Slave Mode Timing Parameters** # Table 5-18. SPIn Slave Mode External Timing Parameters (CLOCK PHASE = 0, SPInCLK = input, SPInSIMO = input, and SPInSOMI = output)(1)(2)(3)(4) (see Figure 5-17 and Figure 5-18) | NO. | | | MIN | MAX | UNIT | |------------------|------------------------------|-------------------------------------------------------------------------------------------|-------------------------|---------------------------------------------------|------| | 1 | t <sub>c(SPC)S</sub> | Cycle time, SPInCLK <sup>(5)</sup> | 90 | | | | 2 <sup>(6)</sup> | t <sub>w(SPCH)S</sub> | Pulse duration, SPInCLK high (clock polarity = 0) | 30 | | | | 2(1) | t <sub>w(SPCL)S</sub> | Pulse duration, SPInCLK low (clock polarity = 1) | 30 | | | | 3(6) | t <sub>w(SPCL)S</sub> | Pulse duration, SPInCLK low (clock polarity = 0) | 30 | | | | 3(7) | t <sub>w(SPCH)S</sub> | Pulse duration, SPInCLK high (clock polarity = 1) | 30 | | | | 4 <sup>(6)</sup> | t <sub>d(SPCH-SOMI)S</sub> | Delay time, SPInCLK high to SPInSOMI valid (clock polarity = 0) | | t <sub>rf(SOMI)</sub> +15 | | | 4 (1) | t <sub>d(SPCL-SOMI)S</sub> | Delay time, SPInCLK low to SPInSOMI valid (clock polarity = 1) | | t <sub>rf(SOMI)</sub> +15 | | | 5 <sup>(6)</sup> | t <sub>v(SPCH-SOMI)S</sub> | Valid time, SPInSOMI data valid after SPInCLK high (clock polarity = 0) | 0 | | ns | | 5(3) | t <sub>v(SPCL-SOMI)S</sub> | Valid time, SPInSOMI data valid after SPInCLK low (clock polarity = 1) | 0 | | ļ | | 6 <sup>(6)</sup> | t <sub>su(SIMO-SPCL)S</sub> | Setup time, SPInSIMO before SPInCLK low (clock polarity = 0) | 4 | | | | 0(3) | t <sub>su(SIMO-SPCH)S</sub> | Setup time, SPInSIMO before SPInCLK high (clock polarity = 1) | 4 | | | | 7 <sup>(6)</sup> | t <sub>v(SPCL-SIMO)S</sub> | Valid time, SPInSIMO data valid after SPInCLK low (clock polarity = 0) | 6 | | | | /(" | t <sub>v(SPCH-SIMO)S</sub> | Valid time, SPInSIMO data valid after SPInCLK high (clock polarity = 1) | 6 | | | | 8 | t <sub>d(SPCL-SENAH)S</sub> | Delay time, SPIENAn high after last SPICLK low (clock polarity = 0) | 1.5t <sub>c(VCLK)</sub> | 2.5t <sub>c(VCLK)</sub> +<br>t <sub>r(ENAn)</sub> | no | | 0 | t <sub>d</sub> (SPCH-SENAH)S | Delay time, SPIENAn high after last SPICLK high (clock polarity = 1) | 1.5t <sub>c(VCLK)</sub> | $2.5t_{c(VCLK)}$ + $t_{r(ENAn)}$ | ns | | 9 | t <sub>d(SCSL-SENAL)S</sub> | Delay time, SPIENAn low after SPICSn low (if new data has been written to the SPI buffer) | | $t_{f(ENAn)}$ +6 | ns | - The MASTER bit (SPIGCR1.0) is clear and the CLOCK PHASE bit (SPIFMTx.16) is clear. - (2) (3) When the SPI is in Slave mode, the following must be true: $t_{c(SPC)S} > 2t_{c(VCLK)}$ and $t_{c(SPC)S} \ge 90$ ns. - For rise and fall timings, see Table 5-13. - $t_{c(VCLK)}$ = interface clock cycle time = 1 / $f_{(VCLK)}$ . (4) - (5) When the SPI is in Slave mode, the following must be true: $t_{w(SPCL)S} > t_{c(VCLK)}$ , $t_{w(SPCL)S} \ge 30$ , $t_{w(SPCH)S} > t_{c(VCLK)}$ ns and $t_{w(SPCH)S} \ge 30$ - (6)The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPIFMTx.17). Figure 5-17. SPI Slave Mode External Timing (CLOCK PHASE = 0) Figure 5-18. SPI Slave Mode Enable Timing (CLOCK PHASE = 0) # Table 5-19. SPIn Slave Mode External Timing Parameters (CLOCK PHASE = 1, SPInCLK = input, SPInSIMO = input, and SPInSOMI = output)(1)(2)(3)(4) (see Figure 5-19 and Figure 5-20) | NO. | | | MIN | MAX | UNIT | | |------------------|------------------------------|-------------------------------------------------------------------------------------------|-------------------------|---------------------------------------------------|------|--| | 1 | t <sub>c(SPC)S</sub> | Cycle time, SPInCLK <sup>(5)</sup> | 90 | | | | | 2 <sup>(6)</sup> | t <sub>w(SPCH)S</sub> | Pulse duration, SPInCLK high (clock polarity = 0) | 30 | | | | | | t <sub>w(SPCL)S</sub> | Pulse duration, SPInCLK low (clock polarity = 1) | 30 | | | | | 3 <sup>(6)</sup> | t <sub>w(SPCL)S</sub> | Pulse duration, SPInCLK low (clock polarity = 0) | 30 | | | | | 3(0) | t <sub>w(SPCH)S</sub> | Pulse duration, SPInCLK high (clock polarity = 1) | 30 | | | | | 4 <sup>(6)</sup> | t <sub>d(SPCH-SOMI)S</sub> | Delay time, SPInSOMI data valid after SPInCLK high (clock polarity = 0) | | t <sub>rf(SOMI)</sub> +15 | | | | 4(°) | t <sub>d(SPCL-SOMI)S</sub> | Delay time, SPInSOMI data valid after SPInCLK low (clock polarity = 1) | | t <sub>rf(SOMI)</sub> +15 | | | | 5 <sup>(6)</sup> | t <sub>v(SOMI-SPCH)S</sub> | Valid time, SPInCLK high after SPInSOMI data valid (clock polarity = 0) | 0 | | ns | | | 5(0) | t <sub>v(SOMI-SPCL)S</sub> | Valid time, SPInCLK low after SPInSOMI data valid (clock polarity = 1) | 0 | | | | | 6 <sup>(6)</sup> | t <sub>su(SIMO-SPCH)S</sub> | Setup time, SPInSIMO before SPInCLK high (clock polarity = 0) | 4 | | | | | 6(0) | t <sub>su(SIMO-SPCL)S</sub> | Setup time, SPInSIMO before SPInCLK low (clock polarity = 1) | 4 | | | | | 7 <sup>(6)</sup> | t <sub>v(SPCH-SIMO)S</sub> | Valid time, SPInSIMO data valid after SPInCLK high (clock polarity = 0) | 6 | | | | | <i>(</i> • ) | t <sub>v(SPCL-SIMO)S</sub> | Valid time, SPInSIMO data valid after SPInCLK low (clock polarity = 1) | 6 | | | | | 0 | t <sub>d(SPCH-SENAH)S</sub> | Delay time, SPIENAn high after last SPICLK high (clock polarity = 0) | 1.5t <sub>c(VCLK)</sub> | 2.5t <sub>c(VCLK)</sub> +<br>tr(ENAn) | | | | 8 | t <sub>d(SPCL-SENAH)S</sub> | Delay time, SPIENAn high after last SPICLK low (clock polarity = 1) | 1.5t <sub>c(VCLK)</sub> | 2.5t <sub>c(VCLK)</sub> +<br>t <sub>r(ENAn)</sub> | ns | | | 9 | t <sub>d</sub> (SCSL-SENAL)S | Delay time, SPIENAn low after SPICSn low (if new data has been written to the SPI buffer) | | t <sub>f(ENAn)</sub> +6 | ns | | | 10 | t <sub>d(SCSL-SOMI)S</sub> | Delay time, SOMI valid after SPICSn low (if new data has been written to the SPI buffer) | | t <sub>rf(SOMI)</sub> +6 | ns | | - The MASTER bit (SPInCTRL2.3) is cleared and the CLOCK PHASE bit (SPInCTRL2.0) is set. - When the SPI is in Slave mode, the following must be true: $t_{c(SPC)S} > 2t_{c(VCLK)}$ and $t_{c(SPC)S} \ge 90$ ns. (2) (3) - For rise and fall timings, see Table 5-13. - To have that things, see Fasic 8 12. $t_{c(VCLK)} = \text{interface clock cycle time} = 1 / f(VCLK).$ When the SPI is in Slave mode, the following must be true: $t_{w(SPCL)S} > t_{c(VCLK)}$ , $t_{w(SPCL)S} \ge 30$ , $t_{w(SPCH)S} > t_{c(VCLK)}$ ns and $t_{w(SPCH)S} \ge 30$ (4) (5) - The active edge of the SPInCLK signal referenced is controlled by the CLOCK POLARITY bit (SPIFMTx.17). Figure 5-19. SPI Slave Mode External Timing (CLOCK PHASE = 1) Figure 5-20. SPI Slave Mode Enable Timing (CLOCK PHASE = 1) #### 5.5 **CAN Controller (DCANn) Mode Timings** #### Table 5-20. Dynamic Characteristics for the CANnSTX and CANnSRX Pins | | PARAMETER | MIN MAX | UNIT | |-------------------------|-------------------------------------------------------------------|---------|------| | t <sub>d(CANnSTX)</sub> | Delay time, transmit shift register to CANnSTX pin <sup>(1)</sup> | 15 | ns | | t <sub>d(CANnSRX)</sub> | Delay time, CANnSRX pin to receive shift register | 6 | ns | <sup>(1)</sup> These values do not include rise/fall times of the output buffer. ### **High-End Timer (HET) Timings** #### Table 5-21. Dynamic Characteristics for the HET Pins | | PARAMETER | MIN | MAX | UNIT | |------------------------|------------------------------------------------------------------------------------------|------------------------|-----|------| | t <sub>opw</sub> (HET) | Output pulse width, this is the minimum pulse width that can be generated <sup>(1)</sup> | 1/f <sub>(VCLK2)</sub> | | ns | | t <sub>ipw</sub> (HET) | Input pulse width, this is the minimum pulse width that can be captured (2) | 1/f <sub>(VCLK2)</sub> | | ns | $<sup>\</sup>begin{array}{l} t_{opw}(\text{HET})_{min} = \text{HRP}_{(min)} = \text{hr}_{(min)} \, / \, \text{VCLK2}. \\ t_{ipw}(\text{HET}) = \text{LRP}_{(min)} = \text{hr}_{(min)} \, ^* \, \text{Ir}_{(min)} \, / \, \text{VCLK2}. \end{array}$ #### 5.7 Multi-Buffered A-to-D Converter (MibADC) The multi-buffered A-to-D converter (MibADC) has a separate power bus for its analog circuitry that enhances the A-to-D performance by preventing digital switching noise on the logic circuitry which could be present on VSS and VCC from coupling into the A-to-D analog stage. All A-to-D specifications are given with respect to ADREFLO unless otherwise noted. Resolution 10 bits (1024 values) Monotonic Assured Output conversion code 00h to 3FFh [00 for $V_{AI} \le AD_{REFLO}$ ; 3FF for $V_{AI} \ge A_{DREFHI}$ ] Table 5-22. MibADC Recommended Operating Conditions (1) | | | MIN | MAX | UNIT | |---------------------|-----------------------------------------------------------------------------------------------------------|--------------|---------------------|------| | AD <sub>REFHI</sub> | A-to-D high -voltage reference source | 3.0 | V <sub>CCAD</sub> | V | | AD <sub>REFLO</sub> | A-to-D low-voltage reference source | $V_{SSAD}$ | 0.3 | V | | V <sub>AI</sub> | Analog input voltage | $AD_{REFLO}$ | AD <sub>REFHI</sub> | V | | I <sub>AIC</sub> | Analog input clamp current <sup>(2)</sup> $(V_{AI} < V_{SSAD} - 0.3 \text{ or } V_{AI} > V_{CCAD} + 0.3)$ | - 2 | 2 | mA | <sup>(1)</sup> For V<sub>CCAD</sub> and V<sub>SSAD</sub> recommended operating conditions, see . Table 5-23. MibADC Operating Characteristics Over Full Range of Recommended Operating Conditions<sup>(1)</sup> | PARAMETER | | DESCRIPTION/CONDITIONS | MIN | NOM | MAX | UNIT | |----------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------| | R <sub>mux</sub> | Analog input mux on-resistance | See Figure 5-21 | | 125 | 1.5K | Ω | | R <sub>samp</sub> | ADC sample switch on-resistance | See Figure 5-21 | | 150 | 1.5K | Ω | | C <sub>mux</sub> | Input mux capacitance | See Figure 5-21 | | | 16 | pF | | C <sub>samp</sub> | ADC sample capacitance | See Figure 5-21 | | | 8 | pF | | I <sub>AIL</sub> | Analog input leakage current | Input leakage per ADC input pin | -200 | | 200 | nA | | I <sub>ADREFHI</sub> | AD <sub>REFHI</sub> input current | AD <sub>REFHI</sub> = 3.6 V, AD <sub>REFLO</sub> = V <sub>SSAD</sub> | | | 5 | mA | | CR | Conversion range over which specified accuracy is maintained | ADREFHI - ADREFLO | 3 | | 3.6 | V | | E <sub>DNL</sub> | Differential non-linearity error | Difference between the actual step width and the ideal value (see Figure 5-22). | | | ± 2 | LSB | | E <sub>INL</sub> | Integral non-linearity error | Maximum deviation from the best straight line through the MibADC. MibADC transfer characteristics, excluding the quantization error (see Figure 5-23). | | | ±2 | LSB | | E <sub>TOT</sub> | Total error/Absolute accuracy | Maximum value of the difference between an analog value and the ideal midstep value (see Figure 5-24). | | | ± 2 | LSB | <sup>(1)</sup> $1 - LSB = (AD_{REFHI} - AD_{REFLO})/2^{10}$ for the MibADC. <sup>(2)</sup> Input currents into any ADC input channel outside the specified limits could affect conversion results of other channels. ## 5.7.1 MibADC Input Model Figure 5-21. MibADC Input Equivalent Circuit Table 5-24. Multi-Buffer ADC Timing Requirements | PARAMETER | | MIN | NOM | MAX | UNIT | |-------------------------|---------------------------------------------------|------|-----|-----|------| | t <sub>c(ADCLK)</sub> | Cycle time, MibADC clock | 0.05 | | | μs | | t <sub>d(SH)</sub> | Delay time, sample and hold time | 1 | | | μs | | t <sub>d(C)</sub> | Delay time, conversion time | 0.55 | | | μs | | t <sub>d(SHC)</sub> (1) | Delay time, total sample/hold and conversion time | 1.55 | | | μs | (1) This is the minimum sample/hold and conversion time that can be achieved. These parameters are dependent on many factors. The differential non-linearity error shown in Figure 5-22 (sometimes referred to as differential linearity) is the difference between an actual step width and the ideal value of 1 LSB. A. 1 LSB = $(AD_{REFHI} - AD_{REFLO})/2^{10}$ Figure 5-22. Differential Non-linearity (DNL) The integral non-linearity error shown in Figure 5-23 (sometimes referred to as linearity error) is the deviation of the values on the actual transfer function from a straight line. A. 1 LSB = $(AD_{REFHI} - AD_{REFLO})/2^{10}$ Figure 5-23. Integral Non-linearity (INL) Error The absolute accuracy or total error of an MibADC as shown in Figure 5-24 is the maximum value of the difference between an analog value and the ideal midstep value. A. 1 LSB = $(AD_{REFHI\mu} - AD_{REFLO})/2^{10}$ Figure 5-24. Absolute Accuracy (Total) Error #### 6 Mechanical Data #### 6.1 Thermal Data Table 6-1 shows the thermal resistance characteristics for the PQFP - PZ mechanical packages. Table 6-1. Thermal Resistance Characteristics (S-PQFP Package) [PZ] | PARAMETER | °C/W | |------------------|------| | $R_{\theta JA}$ | 48 | | R <sub>eJC</sub> | 5 | ### 6.2 Packaging Information The following packaging information reflects the most current released data available for the designated device(s). This data is subject to change without notice and without revision of this document. ### PZ (S-PQFP-G100) #### PLASTIC QUAD FLATPACK 1 NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Falls within JEDEC MS-026 #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | | |-----------------------------|------------------------|----------------------------------|-----------------------------------|--| | Audio | www.ti.com/audio | Communications and Telecom | www.ti.com/communications | | | Amplifiers | amplifier.ti.com | Computers and Peripherals | www.ti.com/computers | | | Data Converters | dataconverter.ti.com | Consumer Electronics | www.ti.com/consumer-apps | | | DLP® Products | www.dlp.com | Energy and Lighting | www.ti.com/energy | | | DSP | dsp.ti.com | Industrial | www.ti.com/industrial | | | Clocks and Timers | www.ti.com/clocks | Medical | www.ti.com/medical | | | Interface | interface.ti.com | Security | www.ti.com/security | | | Logic | logic.ti.com | Space, Avionics and Defense | www.ti.com/space-avionics-defense | | | Power Mgmt | power.ti.com | Transportation and<br>Automotive | www.ti.com/automotive | | | Microcontrollers | microcontroller.ti.com | Video and Imaging | www.ti.com/video | | | RFID | www.ti-rfid.com | Wireless | www.ti.com/wireless-apps | | | RF/IF and ZigBee® Solutions | www.ti.com/lprf | | | | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated e2e.ti.com **TI E2E Community Home Page**